Back to Search Start Over

Fixed-Width Multipliers and Multipliers-Accumulators With Min-Max Approximation Error

Authors :
Nicola Petra
Davide De Caro
Antonio G. M. Strollo
Fabio Tessitore
Ettore Napoli
DE CARO, Davide
Petra, Nicola
Strollo, ANTONIO GIUSEPPE MARIA
Tessitore, Fabio
Napoli, Ettore
Publication Year :
2013

Abstract

Fixed-width multipliers have two n-bits operands and produce an approximate n-bits results for their product. These multipliers discard part of the partial products matrix, to reduce hardware cost, and employ extra correction functions to reduce approximation error. While previous papers mainly focus on average error metrics (like mean-square error), we present an in-depth analysis of the maximum absolute error (MAE) of these circuits. The MAE is the main parameter to be considered in important applications, like function evaluation. We describe an efficient numerical method to compute the MAE in fixed-width multipliers and fixed-width multiplier-accumulator (MAC) circuits. Further we present a technique to compute a compensation function, that can be efficiently implemented in hardware, aimed to minimize the MAE. The novel fixed-width multiplier topologies proposed in the paper exhibit a MAE that is better than previously proposed solutions and that is close to the theoretical lower bound. As a practical application we employ the developed MAC with minimum MAE for the hardware computation of elementary functions, using piecewise linear approximation. Implementation results in a 65 nm technology and comparison with previously proposed architectures show that the topologies proposed in this paper allow reducing the MAE without worsening the electrical performances.

Details

Language :
English
Database :
OpenAIRE
Accession number :
edsair.doi.dedup.....fc89a1bdf7e511d5ff6fe5c3f92ca3e8