Back to Search
Start Over
FPGA-based investigation of coding and detection for non-volatile memories
- Publication Year :
- 2015
-
Abstract
- The low-density parity-check (LDPC) codes are by far the best error-correction codes discovered till date, providing exceptional performances that verge on the theoretical boundary, otherwise known as the Shannon limit. Yet, in the process of manipulating its enticing features, modern LDPC applications, explicitly the non-volatile memories (NVM), are more often than not encumbered by its very decoding mechanism of recursive nature, which fuels the capacity-approaching performances of the LDPC codes. This thesis therefore demonstrates numerous propositions pertaining to cost-effective high-throughput implementation of the LDPC decoders on field-programmable gate-array (FPGA) hardware, alongside ingenious techniques to compensate for certain performance loopholes in LDPC decoding. Moreover, the possibility and potential of amalgamating two or more of the proposed works have been accomplished and substantiated in this thesis, rendering a concerted effect of high-throughput decoding and low-complexity realization while retaining outstanding decoding performances. Doctor of Philosophy (EEE)
- Subjects :
- Engineering::Electrical and electronic engineering [DRNTU]
Subjects
Details
- Language :
- English
- Database :
- OpenAIRE
- Accession number :
- edsair.od......1392..a40c873d8e21c8f6babbabd651234fc4