Back to Search Start Over

Sampling FEE and Trigger-less DAQ for the J-PET Scanner

Authors :
Korcyl, G.
Alfs, D.
Bednarski, T.
Białas, P.
Czerwiński, E.
Dulski, K.
Gajos, A.
Głowacz, B.
Jasińska, B.
Kamińska, D.
Kapłon, Ł.
Kowalski, P.
Kozik, T.
Krzemień, W.
Kubicz, E.
Mohammed, M.
Niedźwiecki, Sz.
Pałka, M.
Pawlik-Niedźwiecka, M.
Raczyński, L.
Rudy, Z.
Rundel, O.
Sharma, N. G.
Silarski, M.
Słomski, A.
Stoła, K.
Strzelecki, A.
Wieczorek, A.
Wiślicki, W.
Zgardzińska, B. K.
Zieliński, M.
Moskal, P.
Publication Year :
2016

Abstract

In this paper, we present a complete Data Acquisition System (DAQ) together with the readout mechanisms for the J-PET tomography scanner. In general detector readout chain is constructed out of Front-End Electronics (FEE), measurement devices like Time-to-Digital or Analog-to-Digital Converters (TDCs or ADCs), data collectors and storage. We have developed a system capable for maintaining continuous readout of digitized data without preliminary selection. Such operation mode results in up to 8 Gbps data stream, therefore it is required to introduce a dedicated module for online event building and feature extraction. The Central Controller Module, equipped with Xilinx Zynq SoC and 16 optical transceivers serves as such true real time computing facility. Our solution for the continuous data recording (trigger-less) is a novel approach in such detector systems and assures that most of the information is preserved on the storage for further, high-level processing. Signal discrimination applies an unique method of using LVDS buffers located in the FPGA fabric.<br />Comment: 6 pages, 1 figure

Details

Database :
arXiv
Publication Type :
Report
Accession number :
edsarx.1602.05251
Document Type :
Working Paper
Full Text :
https://doi.org/10.5506/APhysPolB.47.491