Back to Search Start Over

Hardware and software build flow with SoCMake

Authors :
Pejašinović, Risto
Caratelli, Alessandro
Nookala, Anvesh
Denkinger, Benoît Walter
Andorno, Marco
Publication Year :
2025

Abstract

The increasing demand for electronics is driving shorter development cycles for application-specific integrated circuits (ASICs). To meet these constraints, hardware designers emphasize reusability and modularity of IP blocks, leveraging standard system-on-chip (SoC) architectures with integrated processors and common interconnects. While these architectures reduce design and verification efforts, they also introduce complexity, as verification must encompass both hardware and software execution. To enhance reusability, hardware IP blocks are often described in higher-abstraction-level languages such as Chisel and SystemRDL, relying on compilers to generate Verilog for RTL simulation and implementation. At the system level, SoC modeling and verification leverage C++ and SystemC, underscoring the need for software compilation. Consequently, an effective build system must support both hardware design flows and software compilation, including cross-compilation for C++, C, and assembly. Existing hardware build systems lack sufficient support for software compilation, necessitating the development of a new solution. In response, the Microelectronics section of CERN initiated SoCMake, initially as part of the System-on-Chip Radiation Tolerant Ecosystem (SOCRATES). Designed to automate the generation of fault-tolerant RISC-V SoCs for high-energy physics environments, SoCMake has since evolved into a generic open-source build tool for SoC generation.<br />Comment: Presented at the 2024 Workshop on Open-Source EDA Technology (https://woset-workshop.github.io/)

Details

Database :
arXiv
Publication Type :
Report
Accession number :
edsarx.2502.02065
Document Type :
Working Paper