Back to Search Start Over

Wafer Level Packaging Technology Applied to Pixel Detectors

Authors :
Paolo Conci
Giovanni Darbo
Andrea Gaudiello
Claudia Gemme
Stefano Girardi
Alessandro Lapertosa
Francesca Mattedi
Alessio Volpe
Source :
Frontiers in Physics, Vol 9 (2021)
Publication Year :
2021
Publisher :
Frontiers Media S.A., 2021.

Abstract

Pixel technology is commonly used in the tracking systems of High Energy Physics detectors with physical areas that have largely increased in the last decades. To ease the production of several square meters of sensitive area, the possibility of using the industrial Wafer Level Packaging to reassemble good single sensor tiles from multiple wafers into a reconstructed full wafer is investigated. This process reconstructs wafers by compression molding using silicon charged epoxy resin. We tested high glass transition temperature low-stress epoxy resins filled with silica particles to best match the thermal expansion of the silicon die. These resins are developed and characterized for industrial processes, designed specifically for fan-out wafer-level package and panel-level packaging. In order to be compatible with wafer processing during the hybridization of the pixel detectors, such as the bump-bonding, the reconstructed wafer must respect challenging technical requirements. Wafer planarity, tile positioning accuracy, and overall thickness are amongst the main ones. In this paper the description of the process is given and preliminary results on a few reconstructed wafers using dummy tiles are reported. Strategies for Wafer Level Packaging improvements are discussed together with future applications to 3D sensors or CMOS pixel detectors.

Details

Language :
English
ISSN :
2296424X
Volume :
9
Database :
Directory of Open Access Journals
Journal :
Frontiers in Physics
Publication Type :
Academic Journal
Accession number :
edsdoj.f7891f0cbb1d4812919370cad0d4ca66
Document Type :
article
Full Text :
https://doi.org/10.3389/fphy.2021.625685