Back to Search Start Over

An 8-bit TDC implemented with two nested Johnson counters

Authors :
Jonathan Santiago-Fernandez
Alejandro Diaz-Sanchez
Gregorio Zamora-Mejia
Jose Miguel Rocha-Perez
Source :
Tecnología en Marcha, Vol 36, Iss 6 (2023)
Publication Year :
2023
Publisher :
Instituto Tecnológico de Costa Rica, 2023.

Abstract

This work presents a Time-to-Digital Converter implemented using two nested Johnson counters and suitable for time-lapse measurement applications. The proposed structure is composed of two 4-bit nested counters, two digital-logic control networks, two registers and a single decoder. Semi-dynamic logic was used for the decoder to reduce its power consumption. The system has a standard digital output and is powered by a 1.8 V supply with a total power consumption of 32.4 mW. A prototype was fabricated using a TSMC 180 nm CMOS technology. The proposed structure uses a 508 µm x 225 µm area. In addition, this TDC has a standard deviation of 0.78 LSB with a fixed input time interval operating at a frequency of 1 MHz. The proposed structure shows good performance results and repeatability for continuous conversion conditions, these results are attributed to the simplicity of the system and the use of counters with minimum gate delay as the main elements for the TDC.

Details

Language :
Spanish; Castilian
ISSN :
03793982 and 22153241
Volume :
36
Issue :
6
Database :
Directory of Open Access Journals
Journal :
Tecnología en Marcha
Publication Type :
Academic Journal
Accession number :
edsdoj.fe02172fe08642c2928a2991a969eae7
Document Type :
article
Full Text :
https://doi.org/10.18845/tm.v36i6.6769