Back to Search Start Over

Process sensitivity and robustness analysis of via-first dual-damascene process

Authors :
Tsui, Bing-Yue
Chen, Chih-Wei
Huang, Shien-Ming
Lin, Shyue-Shyh
Source :
IEEE Transactions on Semiconductor Manufacturing. May, 2003, Vol. 16 Issue 2, p307, 7 p.
Publication Year :
2003

Abstract

Sacrificial layer (SACL) coating had been proposed to protect the sealing layer of underlying copper lines during trench etching as via-first scheme is employed for dual-damascene patterning. Because the coated SACL thickness depends on via size and via density, the process window is hard to identify. In this paper, the criteria for a successful SACL process are derived. A four-step procedure for SACL process developing is also proposed. It is suggested that shallow trench depth and medium etch rate selectivity between inter-metal-dielectric and SACL material are preferred. The SACL thickness in via can be adjusted by adjusting the overetching percentage at the SACL breakthrough step so that the criteria are satisfied. The validity of the proposed criteria is proved by the very high yield of via chains with via size ranging from 0.27 to 0.16[micro]m. It is concluded that the SACL process can be robust and can be employed to reduce the thickness of the capping layer effectively even beyond the 0.13-[micro]m technology node. Index Terms--Copper, dual-damascene, interconnections.

Details

Language :
English
ISSN :
08946507
Volume :
16
Issue :
2
Database :
Gale General OneFile
Journal :
IEEE Transactions on Semiconductor Manufacturing
Publication Type :
Academic Journal
Accession number :
edsgcl.102275281