Back to Search
Start Over
A new VLSI architecture for a single-chip-type Reed-Solomon decoder
- Source :
- The Telecommunications and Data Acquisition Report.
- Publication Year :
- 1989
- Publisher :
- United States: NASA Center for Aerospace Information (CASI), 1989.
-
Abstract
- A new very large scale integration (VLSI) architecture for implementing Reed-Solomon (RS) decoders that can correct both errors and erasures is described. This new architecture implements a Reed-Solomon decoder by using replication of a single VLSI chip. It is anticipated that this single chip type RS decoder approach will save substantial development and production costs. It is estimated that reduction in cost by a factor of four is possible with this new architecture. Furthermore, this Reed-Solomon decoder is programmable between 8 bit and 10 bit symbol sizes. Therefore, both an 8 bit Consultative Committee for Space Data Systems (CCSDS) RS decoder and a 10 bit decoder are obtained at the same time, and when concatenated with a (15,1/6) Viterbi decoder, provide an additional 2.1-dB coding gain.
- Subjects :
- Communications And Radar
Subjects
Details
- Language :
- English
- Database :
- NASA Technical Reports
- Journal :
- The Telecommunications and Data Acquisition Report
- Publication Type :
- Report
- Accession number :
- edsnas.19890010084
- Document Type :
- Report