Back to Search Start Over

Integrated Vertical Bloch Line (VBL) memory

Authors :
Katti, R. R
Wu, J. C
Stadler, H. L
Source :
NASA, Washington, Technology 2000, Volume 2
Publication Year :
1991
Publisher :
United States: NASA Center for Aerospace Information (CASI), 1991.

Abstract

Vertical Bloch Line (VBL) Memory is a recently conceived, integrated, solid state, block access, VLSI memory which offers the potential of 1 Gbit/sq cm areal storage density, data rates of hundreds of megabits/sec, and submillisecond average access time simultaneously at relatively low mass, volume, and power values when compared to alternative technologies. VBLs are micromagnetic structures within magnetic domain walls which can be manipulated using magnetic fields from integrated conductors. The presence or absence of BVL pairs are used to store binary information. At present, efforts are being directed at developing a single chip memory using 25 Mbit/sq cm technology in magnetic garnet material which integrates, at a single operating point, the writing, storage, reading, and amplification functions needed in a memory. The current design architecture, functional elements, and supercomputer simulation results are described which are used to assist the design process.

Subjects

Subjects :
Computer Operations And Hardware

Details

Language :
English
Database :
NASA Technical Reports
Journal :
NASA, Washington, Technology 2000, Volume 2
Publication Type :
Report
Accession number :
edsnas.19910014738
Document Type :
Report