Back to Search Start Over

Efficient Mitigation of Data and Control Flow Errors in Microprocessors

Efficient Mitigation of Data and Control Flow Errors in Microprocessors

Authors :
Universidad de Alicante. Departamento de Tecnología Informática y Computación
Parra, Luis
Lindoso, Almudena
Portela, Marta
Entrena, Luis
Restrepo Calle, Felipe
Cuenca-Asensi, Sergio
Martínez-Álvarez, Antonio
Universidad de Alicante. Departamento de Tecnología Informática y Computación
Parra, Luis
Lindoso, Almudena
Portela, Marta
Entrena, Luis
Restrepo Calle, Felipe
Cuenca-Asensi, Sergio
Martínez-Álvarez, Antonio
Publication Year :
2014

Abstract

The use of microprocessor-based systems is gaining importance in application domains where safety is a must. For this reason, there is a growing concern about the mitigation of SEU and SET effects. This paper presents a new hybrid technique aimed to protect both the data and the control-flow of embedded applications running on microprocessors. On one hand, the approach is based on software redundancy techniques for correcting errors produced in the data. On the other hand, control-flow errors can be detected by reusing the on-chip debug interface, existing in most modern microprocessors. Experimental results show an important increase in the system reliability even superior to two orders of magnitude, in terms of mitigation of both SEUs and SETs. Furthermore, the overheads incurred by our technique can be perfectly assumable in low-cost systems.

Details

Database :
OAIster
Publication Type :
Electronic Resource
Accession number :
edsoai.ocn957148282
Document Type :
Electronic Resource