Back to Search Start Over

HiWA : A hierarchical Wireless Network-on-Chip architecture

Authors :
Rezaei, A.
Safaei, F.
Daneshtalab, Masoud
Tenhunen, Hannu
Rezaei, A.
Safaei, F.
Daneshtalab, Masoud
Tenhunen, Hannu
Publication Year :
2014

Abstract

Due to high latency and high power consumption in long hops between operational cores of NoCs, the performance of such architectures has been limited. In order to fill the gap between computing requirements and efficient communications, a new technology called Wireless Network-on-Chip (WNoC) has been emerged. Employing wireless communication links between cores, the new technology has reasonably increased the performance of NoC. However, wireless transceivers along with associated antenna impose considerable area and power overheads in WNoCs. Thus, in this paper, we introduce a hierarchical WNoC called Hierarchical Wireless-based Architecture (HiWA) to use the wireless resources optimally. In the proposed approach the network is divided into subnets where intra-subnet nodes communicate through wire links while inter-subnet communications are almost handled by single-hop wireless links. On top of that, we have also defined performance evaluation parameters. Simulation results show that the proposed architecture reduces average packet latency 16% and power consumption 14% in comparison with its conventional counterparts.<br />QC 20150525

Details

Database :
OAIster
Notes :
English
Publication Type :
Electronic Resource
Accession number :
edsoai.on1235084520
Document Type :
Electronic Resource
Full Text :
https://doi.org/10.1109.HPCSim.2014.6903726