Back to Search Start Over

Exploring iGPU Memory Interference Response to L2 Cache Locking

Authors :
Alfonso Mascareñas González and Jean-Baptiste Chaudron and Régine Leconte and Youcef Bouchebaba and David Doose
González, Alfonso Mascareñas
Chaudron, Jean-Baptiste
Leconte, Régine
Bouchebaba, Youcef
Doose, David
Alfonso Mascareñas González and Jean-Baptiste Chaudron and Régine Leconte and Youcef Bouchebaba and David Doose
González, Alfonso Mascareñas
Chaudron, Jean-Baptiste
Leconte, Régine
Bouchebaba, Youcef
Doose, David
Publication Year :
2023

Abstract

The demand of parallel execution in real-time embedded applications has motivated the integration of GPUs as processing accelerators on SoCs (System-on-Chip) embedded architectures, often leading to CPU-iGPU architectures. In the safety-critical domain, it is paramount to ensure that the execution deadlines of critical tasks are not exceeded. To ease the analysis of this kind of tasks, we can make their worst-case execution time more predictable. One way to achieve this is by mitigating or controlling the memory interference generated by the concurrent execution of tasks through the application of a series of techniques (e.g., cache partitioning, bank partitioning, cache locking, bandwidth regulation). Originally, these were applied to CPUs, and more recently, to GPUs as well. In this work, we focus on the hardware-based L2 cache locking on iGPUs as memory interference mitigation mechanism. We are interested in evaluating its capacity for reducing the worst-case and the average-case execution time in different scenarios. Our measurement-based analysis has been carried out on the NVIDIA’s Jetson AGX Orin 64 GB MPSoC, making use of four representative benchmarks (data resetting, 2D convolution, 3D convolution and matrix upsampling).

Details

Database :
OAIster
Notes :
application/pdf, English
Publication Type :
Electronic Resource
Accession number :
edsoai.on1402194628
Document Type :
Electronic Resource
Full Text :
https://doi.org/10.4230.OASIcs.WCET.2023.3