Search

Showing total 90 results

Search Constraints

Start Over You searched for: Search Limiters Available in Library Collection Remove constraint Search Limiters: Available in Library Collection Topic switches Remove constraint Topic: switches Topic switching circuits Remove constraint Topic: switching circuits Publication Type Electronic Resources Remove constraint Publication Type: Electronic Resources Journal ieee transactions on circuits & systems. part i: regular papers Remove constraint Journal: ieee transactions on circuits & systems. part i: regular papers
90 results

Search Results

1. Intelligent Control of Performance Constrained Switched Nonlinear Systems With Random Noises and Its Application: An Event-Driven Approach.

2. Observer-Based Event-Triggered Formation Control of Multi-Agent Systems With Switching Directed Topologies.

3. Output Feedback Sliding Mode Control of Markovian Jump Systems and Its Application to Switched Boost Converter.

4. A Three-Stage Charge Pump With Forward Body Biasing in 28 nm UTBB FD-SOI CMOS.

5. A 1.6-V Tolerant Multiplexer Switch With 0.96-V Core Devices in 28-nm CMOS Technology.

6. A T-Type Switched-Capacitor Multilevel Inverter With Low Voltage Stress and Self-Balancing.

7. A Low-Profile Autonomous Interface Circuit for Piezoelectric Micro-Power Generators.

8. Switched-Capacitor Boost-Buck Ladder Converters With Extended Voltage Range in Standard CMOS.

9. Adaptive Fuzzy Output Feedback Event-Triggered Control for a Class of Switched Nonlinear Systems With Sensor Failures.

10. A Switched-Capacitor DC-DC Converter Powering an LC Oscillator to Achieve 85% System Peak Power Efficiency and −65dBc Spurious Tones.

11. A 0.6-V 10-bit 200-kS/s SAR ADC With Higher Side-Reset-and-Set Switching Scheme and Hybrid CAP-MOS DAC.

12. Slewing Mitigation Technique for Switched Capacitor Circuits.

13. H∞ Control for Switched Systems Based on Dynamic Event-Triggered Strategy and Quantization Under State-Dependent Switching.

14. A 12-bit SAR ADC With a DAC-Configurable Window Switching Scheme.

15. A Wide Tuning Range, Low Phase Noise, and Area Efficient Dual-Band Millimeter-Wave CMOS VCO Based on Switching Cores.

16. A Switching Sequence for Unary Digital-to-Analog Converters Based on a Knight’s Tour.

17. A 10-Bit 200-kS/s 1.76- $\mu$ W SAR ADC With Hybrid CAP-MOS DAC for Energy-Limited Applications.

18. A 28-nm FD-SOI 8T Dual-Port SRAM for Low-Energy Image Processor With Selective Sourceline Drive Scheme.

19. Analysis of Reference Error in High-Speed SAR ADCs With Capacitive DAC.

20. High-Performance Switched-Capacitor Boost–Buck Integrated Power Converters.

21. A Dual-Output Switched Capacitor DC–DC Buck Converter Using Adaptive Time Multiplexing Technique in 65-nm CMOS.

22. Generalized Analysis of High-Order Switch-RC $N$ -Path Mixers/Filters Using the Adjoint Network.

23. A 12 mV Input, 90.8% Peak Efficiency CRM Boost Converter With a Sub-Threshold Startup Voltage for TEG Energy Harvesting.

24. Cooperative Output Regulation of Singular Multi-Agent Systems Under Switching Network by Standard Reduction.

25. An Efficient Self-Powered Piezoelectric Energy Harvesting CMOS Interface Circuit Based on Synchronous Charge Extraction Technique.

26. Design and Analysis of Energy-Efficient Single-Pulse Piezoelectric Energy Harvester and Power Management IC for Battery-Free Wireless Remote Switch Applications.

27. A 0.55-V, 28-ppm/°C, 83-nW CMOS Sub-BGR With UltraLow Power Curvature Compensation.

28. An 11-Bit 250-nW 10-kS/s SAR ADC With Doubled Input Range for Biomedical Applications.

29. Memristor Crossbar for Adaptive Synchronization.

30. A Nonlinear Switched State-Space Model for Capacitive RF DACs.

31. Hardware Implementation Overhead of Switchable Matching Networks.

32. A 0.3 V 10-bit SAR ADC With First 2-bit Guess in 90-nm CMOS.

33. An Efficient Polarity Detection Technique for Thermoelectric Harvester in L-based Converters.

34. A Self-Powered and Optimal SSHI Circuit Integrated With an Active Rectifier for Piezoelectric Energy Harvesting.

35. Generalized High Step-Up DC-DC Boost-Based Converter With Gain Cell.

36. A Numerical Methodology for the Analysis of Switched-Capacitor Filters Taking Into Account Non-Ideal Effects of Switches and Amplifiers.

37. Statistical Analysis for Pattern-Dependent Simultaneous Switching Outputs (SSO) of Parallel Single-Ended Buffers.

38. A 0.4 V 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with Input-Range-Adaptive Switching.

39. Hysteresis Switching Control of the Ćuk Converter.

40. A 12-Bit 10 MS/s SAR ADC With High Linearity and Energy-Efficient Switching.

41. New Low Glitch and Low Power DET Flip-Flops Using Multiple C-Elements.

42. FET-R-C Circuits: A Unified Treatment—Part I: Signal Transfer Characteristics of a Single-Path.

43. A SPICE Model of the \textrmTa2\textrm{O}5/\textrm{TaO}_\textrm{x} Bi-Layered RRAM.

44. Analysis and Design of Loosely Inductive Coupled Wireless Power Transfer System Based on Class-E^2 DC-DC Converter for Efficiency Enhancement.

45. On Loss Mechanisms of Complex Switched Capacitor Converters.

46. A 300-nW Sensitive, 50-nA DC-DC Converter for Energy Harvesting Applications.

47. A 0.6-V 38-nW 9.4-ENOB 20-kS/s SAR ADC in 0.18-\mum CMOS for Medical Implant Devices.

48. Output Synchronization of Dynamical Networks with Incrementally-Dissipative Nodes and Switching Topology.

49. The Sampling Theorem With Constant Amplitude Variable Width Pulses.

50. Solving Large-Scale Hybrid Circuit-Antenna Problems.