Search

Showing total 282 results

Search Constraints

Start Over You searched for: Search Limiters Available in Library Collection Remove constraint Search Limiters: Available in Library Collection Topic capacitors Remove constraint Topic: capacitors Topic switches Remove constraint Topic: switches Journal ieee transactions on circuits & systems. part i: regular papers Remove constraint Journal: ieee transactions on circuits & systems. part i: regular papers Publisher ieee Remove constraint Publisher: ieee
282 results

Search Results

1. A 0.6-V 10-bit 200-kS/s SAR ADC With Higher Side-Reset-and-Set Switching Scheme and Hybrid CAP-MOS DAC.

2. A Highly Integrated Tri-Path Hybrid Buck Converter With Reduced Inductor Current and Self-Balanced Flying Capacitor Voltage.

3. Nonlinear Analytical Model for Switched-Capacitor Class-D RF Power Amplifiers.

4. Noise Filtering and Linearization of Single-Ended Sampled-Data Circuits.

5. A Scalable Bandwidth Mismatch Calibration Technique for Time-Interleaved ADCs.

6. Comprehensive Analysis of Voltage Step-Up Techniques for Isolated SEPIC.

7. A 10-Bit 200-kS/s 1.76- $\mu$ W SAR ADC With Hybrid CAP-MOS DAC for Energy-Limited Applications.

8. Missing-Code-Occurrence Probability Calibration Technique for DAC Nonlinearity With Supply and Reference Circuit Analysis in a SAR ADC.

9. Area-Efficient Time-Shared Digital-to-Analog Converter With Dual Sampling for AMOLED Column Driver IC’s.

10. Design Optimization for Low-Power Reconfigurable Switched-Capacitor DC-DC Voltage Converter.

11. A 2.1 mW 2 MHz-BW 73.8 dB-SNDR Buffer-Embedded Noise-Shaping SAR ADC.

12. A Three-Stage Charge Pump With Forward Body Biasing in 28 nm UTBB FD-SOI CMOS.

13. Analysis and Design of a Charge Sampler With 70-GHz 1-dB Bandwidth in 130-nm SiGe BiCMOS.

14. A Charge Recycling SAR ADC With a LSB-Down Switching Scheme.

15. A 3-Phase Resonant Switched-Capacitor Converter for Data Center 48-V Rack Power Distribution.

16. A Cascaded Mode-Switching Sub-Sampling PLL With Quadrature Dual-Mode Voltage Waveform-Shaping Oscillator.

17. A T-Type Switched-Capacitor Multilevel Inverter With Low Voltage Stress and Self-Balancing.

18. Low-Pass Filtering SC-DAC for Reduced Jitter and Slewing Requirements on CTSDMs.

19. High-Performance Switched-Capacitor Boost–Buck Integrated Power Converters.

20. A Dual-Output Switched Capacitor DC–DC Buck Converter Using Adaptive Time Multiplexing Technique in 65-nm CMOS.

21. A 18.5 nW 12-bit 1-kS/s Reset-Energy Saving SAR ADC for Bio-Signal Acquisition in 0.18- $\mu$ m CMOS.

22. Operational Transconductance Amplifier With Class-B Slew-Rate Boosting for Fast High-Performance Switched-Capacitor Circuits.

23. Generalized Analysis of High-Order Switch-RC $N$ -Path Mixers/Filters Using the Adjoint Network.

24. Low-Power Single-Ended SAR ADC Using Symmetrical DAC Switching for Image Sensors With Passive CDS and PGA Technique.

25. A High-Linearity Capacitance-to-Digital Converter Suppressing Charge Errors From Bottom-Plate Switches.

26. A Low-Profile Autonomous Interface Circuit for Piezoelectric Micro-Power Generators.

27. Switched-Capacitor Boost-Buck Ladder Converters With Extended Voltage Range in Standard CMOS.

28. A Soft-Charging-Based SC DC–DC Boost Converter With Conversion-Ratio-Insensitive High Efficiency for Energy Harvesting in Miniature Sensor Systems.

29. A Thermal/RF Hybrid Energy Harvesting System With Rectifying-Combination and Improved Fractional-OCV MPPT Method.

30. Slewing Mitigation Technique for Switched Capacitor Circuits.

31. Analysis and Design Method of Multiple-Output Switched-Capacitor Voltage Regulators With a Reduced Number of Power Electronic Components.

32. Theoretical Foundations of Memristor Cellular Nonlinear Networks: A DRM2-Based Method to Design Memcomputers With Dynamic Memristors.

33. Analysis of the Effect of Source Capacitance and Inductance on $N$ -Path Mixers and Filters.

34. Unified Digital Modulation Techniques for DC–DC Converters Over a Wide Operating Range: Implementation, Modeling, and Design Guidelines.

35. A Low Noise Low Offset Readout Circuit for Magnetic-Random-Access-Memory.

36. An Efficient Self-Powered Piezoelectric Energy Harvesting CMOS Interface Circuit Based on Synchronous Charge Extraction Technique.

37. Design and Analysis of Energy-Efficient Single-Pulse Piezoelectric Energy Harvester and Power Management IC for Battery-Free Wireless Remote Switch Applications.

38. An 11-Bit 250-nW 10-kS/s SAR ADC With Doubled Input Range for Biomedical Applications.

39. A 0.55-V, 28-ppm/°C, 83-nW CMOS Sub-BGR With UltraLow Power Curvature Compensation.

40. Simplified Unified Analysis of Switched-RC Passive Mixers, Samplers, and $N$ -Path Filters Using the Adjoint Network.

41. Analysis and Design of a Thermoelectric Energy Harvesting System With Reconfigurable Array of Thermoelectric Generators for IoT Applications.

42. Efficient Solar Power Management System for Self-Powered IoT Node.

43. Nonlinear Control Design and Stability Analysis of Single Phase Half Bridge Interleaved Buck Shunt Active Power Filter.

44. A Closed-Loop Reconfigurable Switched-Capacitor DC-DC Converter for Sub-mW Energy Harvesting Applications.

45. A 12-bit 8.47-fJ/Conversion-Step Capacitor-Swapping SAR ADC in 110-nm CMOS.

46. Mismatch Characterization of Small Metal Fringe Capacitors.

47. A 12-bit SAR ADC With a DAC-Configurable Window Switching Scheme.

48. A Switched Capacitor Multiple Input Single Output Energy Harvester (Solar + Piezo) Achieving 74.6% Efficiency With Simultaneous MPPT.

49. An LLC-Type Resonant Forward Converter With Adjustable Turning-Off Time Control.

50. A 10-MHz Hysteretic-Controlled Buck Converter With Single On/Off Reference Tracking Using Turning-Point Prediction for DVFS Application.