Back to Search Start Over

Modeling Asymmetric Operation in Double-Gate Junctionless FETs by Means of Symmetric Devices.

Authors :
Jazaeri, Farzan
Barbut, Lucian
Sallese, Jean-Michel
Source :
IEEE Transactions on Electron Devices. Dec2014, Vol. 61 Issue 12, p3962-3970. 9p.
Publication Year :
2014

Abstract

This paper aims to model asymmetric operation in double-gate junctionless FETs. Following a rigorous approach, we find that asymmetric operation can be simulated by combining two symmetric junctionless FETs, what we call the virtual symmetric device concept. In addition to the benefits in terms of compactness and coherence, such equivalence is used to develop a complete charge-based model for independent double-gate junctionless architectures, including mismatch in gate capacitance and material work functions. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
61
Issue :
12
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
100027879
Full Text :
https://doi.org/10.1109/TED.2014.2361358