Back to Search Start Over

A Comprehensive Benchmark and Optimization of 5-nm Lateral and Vertical GAA 6T-SRAMs.

Authors :
Huynh-Bao, Trong
Sakhare, Sushil
Yakimets, Dmitry
Ryckaert, Julien
Thean, Aaron Voon-Yew
Mercha, Abdelkarim
Verkest, Diederik
Wambacq, Piet
Source :
IEEE Transactions on Electron Devices. Feb2016, Vol. 63 Issue 2, p643-651. 9p.
Publication Year :
2016

Abstract

In this paper, we present an intensive study of 6T-SRAM designs for vertical gate-all-around (GAA) transistors (VFETs) and lateral GAA transistors (LFETs) using 5-nm node design rules. Optimizations of the nanowire (NW) diameter and the gate length are also conducted to enhance the SRAM performance. Device VT retargeting has been proposed for improving the minimum operating voltage ( V\min ) of SRAMs. The isoperformance and isoyield have been performed to assess and determine the benefits provided by LFET and VFET architectures, respectively. Our results show that the VFET bitcells are denser than the LFET bitcells by 20%–30%. The SRAM read stability (read static noise margin) is significantly improved using the NW channel. For a $6\sigma $ yield target and an isoarea of SRAM bitcells, V\min of the VFET bitcell is 80 mV lower than LFET designs. Applying the proposed VT retargeting technique can allow the VFET 122 bitcell to operate at 0.57 V without using assist circuits. A standby leakage below 10 pA/cell can be achieved for both architectures. At isoperformance, the standby leakage of VFET bitcells is $2.6\times $ lower than LFET bitcells. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
63
Issue :
2
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
112441611
Full Text :
https://doi.org/10.1109/TED.2015.2504729