Back to Search Start Over

Layout-based Single Event Mitigation Techniques for Dynamic Logic Circuits.

Authors :
Wang, Haibin
Li, Mulong
Dai, Xixi
Shi, Shuting
Chen, Li
Guo, Gang
Source :
Journal of Electronic Testing. Feb2016, Vol. 32 Issue 1, p97-103. 7p.
Publication Year :
2016

Abstract

Due to the intrinsic lack of restoring paths, dynamic logic circuits have significant single-event susceptibility, and thus, they are not preferred in applications requiring high reliability when compared to static logic. However, in high speed applications, this circuit family is still very attractive. This papers presents two layout-based single-event resilient dynamic logic designs. The resultant SET pulse is suppressed because of charge-sharing in the layout-level. Simulation results verify that they enjoy higher single event tolerance. Experimental results validate the fact that approximately 20 ~ 30 % of magnitude reduction in cross-section is achieved in both designs. On the other hand, the increase in single-event performance is achieved at the expense of power and area overheads of 10 and 15 %, respectively, using our layout style in 130 nm CMOS bulk technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09238174
Volume :
32
Issue :
1
Database :
Academic Search Index
Journal :
Journal of Electronic Testing
Publication Type :
Academic Journal
Accession number :
112902689
Full Text :
https://doi.org/10.1007/s10836-015-5559-8