Back to Search Start Over

Superior NBTI in High-k SiGe Transistors–Part II: Theory.

Authors :
Waltl, M.
Rzepa, G.
Grill, A.
Goes, W.
Franco, J.
Kaczer, B.
Witters, L.
Mitard, J.
Horiguchi, N.
Grasser, T.
Source :
IEEE Transactions on Electron Devices. May2017, Vol. 64 Issue 5, p2099-2105. 7p.
Publication Year :
2017

Abstract

The susceptibility of conventional silicon p-channel MOS transistors to negative bias temperature instabilities (NBTIs) is a serious threat to further device scaling. One possible solution to this problem is the use of a SiGe quantum-well channel. The introduction of a SiGe layer, which is separated from the insulator by a thin Si cap layer, not only results in high mobilities but also superior reliability with respect to NBTI. In part one of this paper, we provide experimental evidence for reduced NBTI by thoroughly studying single traps in nanoscale devices. In this paper, we present detailed TCAD simulations and employ the four-state nonradiative multiphonon model to determine the energetical and spatial positions of the identified single traps. The found trap levels agree with the defect bands estimated in large-area devices. Our conclusions are also supported by the observation of similar activation energies for defects present in transistors of various device geometries. From the calibrated TCAD simulations data, an impressive boost of the time-to-failure for the SiGe transistor can be predicted and explained. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
64
Issue :
5
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
124146772
Full Text :
https://doi.org/10.1109/TED.2017.2686454