Back to Search
Start Over
High speed VLSI architecture for improved region based active contour segmentation technique.
- Source :
-
Integration: The VLSI Journal . Mar2021, Vol. 77, p25-37. 13p. - Publication Year :
- 2021
-
Abstract
- Active contour segmentation is an important stage in image analysis applications. In this article, an improved region based active contour segmentation is proposed. The proposed active contour model speeds up the contour convergence by up to 40 % while maintaining the advantages of a local region based active contour model by reducing the number of iterations. Moreover, we propose a low-complexity pipelined VLSI architecture for improved region based active contour model targeting FPGA and 90 nm ASIC platforms. The proposed pipelined design offers an increased speed of operation. Its complexity is independent of the size of image. • An improved region based active contour model is proposed. • The improved region based active contour reduces number of iterations. • Complexity of the proposed pipelined architecture is independent of input image. • The proposed pipelined architecture improves the speed of operation. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 01679260
- Volume :
- 77
- Database :
- Academic Search Index
- Journal :
- Integration: The VLSI Journal
- Publication Type :
- Academic Journal
- Accession number :
- 148121286
- Full Text :
- https://doi.org/10.1016/j.vlsi.2020.11.004