Back to Search Start Over

A 256-Mcell Phase-Change Memory Chip Operating at 2+ Bit/Cell.

Authors :
Close, Gael F.
Frey, Urs
Morrish, Jack
Jordan, Richard
Lewis, Scott C.
Maffitt, Tom
BrightSky, M. J.
Hagleitner, Christoph
Lam, C. H.
Eleftheriou, Evangelos
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Jun2013, Vol. 60 Issue 6, p1521-1533. 13p.
Publication Year :
2013

Abstract

A fully integrated 256-Mcell multi-level cell (MLC) phase-change memory (PCM) chip in 90-nm CMOS technology is presented. The on-chip circuitry supports fast MLC operation at 4 bit/cell. A programmable digital controller is used to optimize closed-loop gain and timing of the iterative MLC programming scheme and two power-efficient 8-bit DACs support current-controlled as well as voltage-controlled write pulses. The read-out consists of a low-power auto-range frontend followed by a 6-bit cyclic ADC that converts the nonlinear PCM resistance in a range between 10 k\Omega and 10 M\Omega. A verilog-A model derived from a full 3-D simulation of the PCM cell was developed to simulate the complete chip. The chip was used to demonstrate operation at 2 bit/cell and programming below 10 \mus with Ge2Sb2Te5 (GST) based PCM cells at a raw bit error rate of \sim 2 \times 10^- 4. Two main roadblocks for MLC PCM are drift and endurance. The accuracy of the analog frontend in combination with the programmable controller enables drift mitigation at the system level and the exploration of new materials for MLC operation at 3+ bit/cell. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15498328
Volume :
60
Issue :
6
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
95452183
Full Text :
https://doi.org/10.1109/TCSI.2012.2220459