Back to Search
Start Over
Leakage Power Attack-Resilient Design: PMOS-Reading 9T SRAM Cell.
- Source :
- Electronics (2079-9292); Jul2024, Vol. 13 Issue 13, p2551, 18p
- Publication Year :
- 2024
-
Abstract
- Non-invasive side-channel attacks (SCAs) based on leakage power analysis (LPA) have received more attention recently, since leakage current has gradually become more dominant with further scaled technologies. For SRAM cells, LPA exploits the correlation between data in memory cells and their corresponding leakage power. This paper proposes a novel SRAM design in 7 nm node for countering LPA attacks, based on a single-ended PMOS-reading 9T (nine-transistor) cell design. The leakage current imbalance, delay, stability, and robustness of SRAM cells are examined for the proposed memory cell architecture with layout designs, and results are compared against other SRAM cell designs. Simulation results and failure of LPA attacks in case studies confirm the enhanced resilient behavior for the new SRAM cell design. [ABSTRACT FROM AUTHOR]
- Subjects :
- STATIC random access memory
ARCHITECTURAL design
STRAY currents
LEAKAGE
Subjects
Details
- Language :
- English
- ISSN :
- 20799292
- Volume :
- 13
- Issue :
- 13
- Database :
- Complementary Index
- Journal :
- Electronics (2079-9292)
- Publication Type :
- Academic Journal
- Accession number :
- 178412652
- Full Text :
- https://doi.org/10.3390/electronics13132551