Back to Search Start Over

Multi-Level Control of Resistive RAM (RRAM) Using a Write Termination to Achieve 4 Bits/Cell in High Resistance State

Authors :
Aziza, Hassan
Hamdioui, Said
Fieback, Moritz
Taouil, Mottaqiallah
Moreau, Mathieu
Girard, Patrick
Virazel, Arnaud
Coulié, K.
Institut des Matériaux, de Microélectronique et des Nanosciences de Provence (IM2NP)
Université de Toulon (UTLN)-Centre National de la Recherche Scientifique (CNRS)-Aix Marseille Université (AMU)
Delft University of Technology (TU Delft)
TEST (TEST)
Laboratoire d'Informatique de Robotique et de Microélectronique de Montpellier (LIRMM)
Centre National de la Recherche Scientifique (CNRS)-Université de Montpellier (UM)-Centre National de la Recherche Scientifique (CNRS)-Université de Montpellier (UM)
Centre National de la Recherche Scientifique (CNRS)-Université de Montpellier (UM)
Aix Marseille Université (AMU)-Université de Toulon (UTLN)-Centre National de la Recherche Scientifique (CNRS)
Test and dEpendability of microelectronic integrated SysTems (TEST)
Université de Montpellier (UM)-Centre National de la Recherche Scientifique (CNRS)-Université de Montpellier (UM)-Centre National de la Recherche Scientifique (CNRS)
Source :
Electronics, Electronics, MDPI, 2021, 10 (18), pp.#2222. ⟨10.3390/electronics10182222⟩, Volume 10, Issue 18, Electronics (Switzerland), 10(18), Electronics, MDPI, 2021, 10 (18), pp.2222. ⟨10.3390/electronics10182222⟩, Electronics, Vol 10, Iss 2222, p 2222 (2021), Electronics, 2021, 10 (18), pp.#2222. ⟨10.3390/electronics10182222⟩
Publication Year :
2021
Publisher :
HAL CCSD, 2021.

Abstract

International audience; RRAM density enhancement is essential not only to gain market share in the highly competitive emerging memory sector but also to enable future high-capacity and power-efficient brain-inspired systems, beyond the capabilities of today’s hardware. In this paper, a novel design scheme is proposed to realize reliable and uniform multi-level cell (MLC) RRAM operation with- out the need of any read verification. RRAM quad-level cell (QLC) capability with 4 bits/cell is demonstrated for the first time. QLC is implemented based on a strict control of the cell program- ming current of 1T-1R HfO2-based RRAM cells. From a design standpoint, a self-adaptive write termination circuit is proposed to control the RESET operation and provide an accurate tuning of the analog resistance value of each cell of a memory array. The different resistance levels are obtained by varying the compliance current in the RESET direction. Impact of variability on resistance margins is simulated and analyzed quantitatively at the circuit level to guarantee the robustness of the proposed MLC scheme. The minimal resistance margin reported between two consecutive states is 2.1 kΩ along with an average energy consumption and latency of 25 pJ/cell and 1.65 μs, respectively.

Details

Language :
English
ISSN :
20799292
Database :
OpenAIRE
Journal :
Electronics, Electronics, MDPI, 2021, 10 (18), pp.#2222. ⟨10.3390/electronics10182222⟩, Volume 10, Issue 18, Electronics (Switzerland), 10(18), Electronics, MDPI, 2021, 10 (18), pp.2222. ⟨10.3390/electronics10182222⟩, Electronics, Vol 10, Iss 2222, p 2222 (2021), Electronics, 2021, 10 (18), pp.#2222. ⟨10.3390/electronics10182222⟩
Accession number :
edsair.dedup.wf.001..7dee8f37ca6eee34b96ea4829e7f76ad