Back to Search Start Over

A novel 10-transistor low-power high-speed full adder cell

Authors :
Shu Yan
Lin Zhenghui
Lu Junming
Wang Ling
Source :
2001 6th International Conference on Solid-State and Integrated Circuit Technology. Proceedings (Cat. No.01EX443).
Publication Year :
2005
Publisher :
IEEE, 2005.

Abstract

A novel high-speed low-power 10-transistor 1-bit full-adder cell is proposed in this paper. The critical path consists of an inverter, an XOR or XNOR gate and one pass transistor. The cell offers higher speed, lower power consumption and lower area than the standard implementations of the 1-bit full-adder cell. A prototype of the proposed adder cell in 0.35um technology has a delay time of 0.2417ns. It also exhibits low average dissipation of 4.936*10/sup -5/ watt at frequency of 100MHz. Simulation results have shown better performance over the standard implementations.

Details

Database :
OpenAIRE
Journal :
2001 6th International Conference on Solid-State and Integrated Circuit Technology. Proceedings (Cat. No.01EX443)
Accession number :
edsair.doi...........7761edb688f69dc41c8860a1a38b3c09