Search

Your search keyword '"Dionyz Pogany"' showing total 170 results

Search Constraints

Start Over You searched for: Author "Dionyz Pogany" Remove constraint Author: "Dionyz Pogany" Database OpenAIRE Remove constraint Database: OpenAIRE
170 results on '"Dionyz Pogany"'

Search Results

2. 3-D TCAD Methodology for Simulating Double-Hysteresis Filamentary I–V Behavior and Holding Current in ESD Protection SCRs

3. Simultaneous and Sequential Triggering in Multi-Finger Floating-Base SCRs Depending on TLP Pulse Rise Time

4. Dynamic Voltage Overshoot During Triggering of an SCR-Type ESD Protection

5. In-doped Sb nanowires grown by MOCVD for high speed phase change memories

6. Effect of Carbon Doping on Charging/Discharging Dynamics and Leakage Behavior of Carbon-Doped GaN

7. Analysis of ESD Behavior of Stacked nMOSFET RF Switches in Bulk Technology

8. Review of bias-temperature instabilities at the III-N/dielectric interface

9. Mechanism leading to semi-insulating property of carbon-doped GaN: Analysis of donor acceptor ratio and method for its determination

10. TIM, EMMI and 3D TCAD analysis of discrete-technology SCRs

11. Mechanism of Sequential Finger Triggering of Multi-Finger Floating-Base SCRs due to Inherent Substrate Currents

12. Modeling current transport in boron-doped diamond at high electric fields including self-heating effect

13. Normally-off GaN-HEMTs with p-type gate: Off-state degradation, forward gate stress and ESD failure

14. Modeling dynamic overshoot in ESD protections

15. Evidence of defect band in carbon-doped GaN controlling leakage current and trapping dynamics

16. Low-frequency noise characterization of single CuO nanowire gas sensor devices

17. High temperature performances of normally-off p-GaN gate AlGaN/GaN HEMTs on SiC and Si substrates for power applications

18. ESD characterization of multi-finger RF nMOSFET transistors by TLP and transient interferometric mapping technique

19. Self-Heating in GaN Transistors Designed for High-Power Operation

20. Current conduction mechanism and electrical break-down in InN grown on GaN

21. Comprehensive Study of the Complex Dynamics of Forward Bias-Induced Threshold Voltage Drifts in GaN Based MIS-HEMTs by Stress/Recovery Experiments

22. Effect of TLP rise time on ESD failure modes of collector-base junction of SiGe heterojunction bipolar transistors

23. Stress and Recovery Dynamics of Drain Current in GaN HD-GITs Submitted to DC Semi-ON stress

24. Trap‐Related Breakdown and Filamentary Conduction in Carbon Doped GaN

25. Current collapse reduction in InAlGaN/GaN high electron mobility transistors by surface treatment of thermally stable ultrathin in situ SiN passivation

26. Thermal analysis of submicron nanocrystalline diamond films

27. Low power phase change memory switching of ultra-thin In3Sb1Te2 nanowires

28. Effect of Elevated Ambient Temperature on Thermal Breakdown Behavior in BCD ESD Protection Devices Subjected to Long Electrical Overstress Pulses

29. Reliability investigation of the degradation of the surface passivation of InAlN/GaN HEMTs using a dual gate structure

30. Electro-thermal characterization and simulation of integrated multi-trenched XtreMOSTM power devices

31. Accurate Temperature Measurements of DMOS Power Transistors up to Thermal Runaway by Small Embedded Sensors

32. HMM–TLP correlation for system-efficient ESD design

33. Influence of processing and annealing steps on electrical properties of InAlN/GaN high electron mobility transistor with Al2O3 gate insulation and passivation

34. Modification of 'native' surface donor states in AlGaN/GaN MIS-HEMTs by fluorination: Perspective for defect engineering

35. Improved thermal management of low voltage power devices with optimized bond wire positions

36. Application of transient interferometric mapping method for ESD and latch-up analysis

37. Measuring Holding Voltage Related to Homogeneous Current Flow in Wide ESD Protection Structures Using Multilevel TLP

38. Enhancement of the Electrical Safe Operating Area of Integrated DMOS Transistors With Respect to High-Energy Short Duration Pulses

39. Avalanche Breakdown Delay in ESD Protection Diodes

40. Single pulse energy capability and failure modes of n- and p-channel LDMOS with thick copper metallization

41. Investigation of smart power DMOS devices under repetitive stress conditions using transient thermal mapping and numerical simulation

42. Transient interferometric mapping of carrier plasma during external transient latch-up phenomena in latch-up test structures and I/O cells processed in CMOS technology

43. Atomic Layer Deposition of High-k Oxides on InAlN/GaN-based Materials

44. Avalanche Breakdown Delay in High-Voltage p-n Junctions Caused by Pre-Pulse Voltage From IEC 61000-4-2 ESD Generators

45. IR thermography and FEM simulation analysis of on-chip temperature during thermal-cycling power-metal reliability testing using in situ heated structures

46. Hot spot analysis during thermal shutdown of SOI BCDMOS half bridge driver for automotive applications

47. Technology and Performance of InAlN/AlN/GaN HEMTs With Gate Insulation and Current Collapse Suppression Using Zr$\hbox{O}_{\bm 2}$ or Hf $\hbox{O}_{\bm 2}$

48. MOCVD of HfO2 and ZrO2 high-k gate dielectrics for InAlN/AlN/GaN MOS-HEMTs

49. Experimental and numerical analysis of current flow homogeneity in low voltage SOI multi-finger gg-NMOS and NPN ESD protection devices

50. Backside interferometric methods for localization of ESD-induced leakage current and metal shorts

Catalog

Books, media, physical & digital resources