Search

Showing total 55 results
55 results

Search Results

1. Complementary Integrated Circuits Based on n-Type and p-Type Oxide Semiconductors for Applications Beyond Flat-Panel Displays.

2. An Analytical Model for the Effective Drive Current in CMOS Circuits.

3. Complementary Black Phosphorus Nanoribbons Field-Effect Transistors and Circuits.

4. Performance and Stability Benchmarking of Monolithic 3-D Logic Circuits and SRAM Cells With Monolayer and Few-Layer Transition Metal Dichalcogenide MOSFETs.

5. A Simulation Study of a Novel Superjunction MOSFET Embedded With an Ultrasoft Reverse-Recovery Body Diode.

6. SkyLogic—A Proposal for a Skyrmion-Based Logic Device.

7. Evaluation of NC-FinFET Based Subsystem-Level Logic Circuits.

8. An SRAM Based on the MSET Device.

9. Variance Analysis in 3-D Integration: A Statistically Unified Model With Distance Correlations.

10. The Implementation of Fundamental Digital Circuits With ITO-Stabilized ZnO TFTs for Transparent Electronics.

11. Investigation of Symmetric Dual- \(k\) Spacer Trigate FinFETs From Delay Perspective.

12. Stability and Performance Optimization of Heterochannel Monolithic 3-D SRAM Cells Considering Interlayer Coupling.

13. High-Gain Hybrid CMOS Inverters by Coupling Cosputtered ZnSiSnO and Solution-Processed Semiconducting SWCNT.

14. Eco-Friendly, Water-Induced In2O3 Thin Films for High-Performance Thin-Film Transistors and Inverters.

15. Embedding Statistical Variability Into Propagation Delay Time Compact Models Using Different Parameter Sets: A Comparative Study in 35-nm Technology.

16. Effective Drive Current for Near-Threshold CMOS Circuits’ Performance Evaluation: Modeling to Circuit Design Techniques.

17. Robust and Cascadable Nonvolatile Magnetoelectric Majority Logic.

18. A Low-Power Ring Oscillator Using Pull-Up Control Scheme Integrated by Metal–Oxide TFTs.

19. Demonstration of 3-D SRAM Cell by 3-D Monolithic Integration of InGaAs n-FinFETs on FDSOI CMOS With Interlayer Contacts.

20. Effective Current Model for Inverter-Transmission Gate Structure and Its Application in Circuit Design.

21. Dynamic Logic Circuits Using a-IGZO TFTs.

22. Integrating Poly-Silicon and InGaZnO Thin-Film Transistors for CMOS Inverters.

23. Insights Into the Operation of Hyper-FET-Based Circuits.

24. Submicrometer Organic Thin-Film Transistors: Technology Assessment Through Noise Margin Analysis of Inverters.

25. Noise Margin, Delay, and Power Model for Pseudo-CMOS TFT Logic Circuits.

26. Comparison of Logic Performance of CMOS Circuits Implemented With Junctionless and Inversion-Mode FinFETs.

27. Design and Simulation of Low-Power Logic Gates Based on Nanoscale Side-Contacted FED.

28. Comparative Analysis of Projected Tunnel and CMOS Transistors for Different Logic Application Areas.

29. A New Device-Physics-Based Noise Margin/Logic Swing Model of Surrounding-Gate MOSFET Working on Subthreshold Logic Gate.

30. Statistical Variability Analysis of SRAM Cell for Emerging Transistor Technologies.

31. Modeling of Fermi-Level Pinning Alleviation With MIS Contacts: n and pMOSFETs Cointegration Considerations—Part II.

32. A Film-Profile-Engineered 3-D InGaZnO Inverter Technology With Systematically Tunable Threshold Voltage.

33. Parasitic Gate Resistance Impact on Triple-Gate FinFET CMOS Inverter.

34. Multiphase Power Converter Integration in Si: Dual-Chip and Ultimate Monolithic Integrations.

35. Optimum pMOS-to-nMOS Width Ratio for Efficient Subthreshold CMOS Circuits.

36. Noise Margin Modeling for Zero- V\text {GS} Load TFT Circuits and Yield Estimation.

37. A Column-Parallel Inverter-Based Cyclic ADC for CMOS Image Sensor With Capacitance and Clock Scaling.

38. An Inverter Gate Design Based on Nanoscale S-FED as a Function of Reservoir Thickness.

39. Influence of Transistors With BTI-Induced Aging on SRAM Write Performance.

40. Temperature Effects in Complementary Inverters Made With Polysilicon Source-Gated Transistors.

41. Asymmetric Dual-Spacer Trigate FinFET Device-Circuit Codesign and Its Variability Analysis.

42. High Junction Temperature and Low Parasitic Inductance Power Module Technology for Compact Power Conversion Systems.

43. Device-Circuit Analysis of Double-Gate MOSFETs and Schottky-Barrier FETs: A Comparison Study for Sub-10-nm Technologies.

44. Analytical Models for Delay and Power Analysis of Zero- \(V_{\mathrm {GS}}\) Load Unipolar Thin-Film Transistor Logic Circuits.

45. Bidirectional Communication in an HF Hybrid Organic/Solution-Processed Metal-Oxide RFID Tag.

46. All-Solution-Processed Low-Voltage Organic Thin-Film Transistor Inverter on Plastic Substrate.

47. TFET Inverters With n-/p-Devices on the Same Technology Platform for Low-Voltage/Low-Power Applications.

48. GaN on Si Technologies for Power Switching Devices.

49. Simple Noise Margin Model for Optimal Design of Unipolar Thin-Film Transistor Logic Circuits.

50. Design and Analysis of Robust Tunneling FET SRAM.