Search

Showing total 152 results

Search Constraints

Start Over You searched for: Search Limiters Available in Library Collection Remove constraint Search Limiters: Available in Library Collection Topic random access memory Remove constraint Topic: random access memory Publication Type Electronic Resources Remove constraint Publication Type: Electronic Resources Journal ieee transactions on electron devices Remove constraint Journal: ieee transactions on electron devices Publisher ieee Remove constraint Publisher: ieee
152 results

Search Results

1. A Self-Rectifying Resistive Switching Device Based on HfO2/TaO $_{{x}}$ Bilayer Structure.

2. Static Random Access Memory Characteristics of Single-Gated Feedback Field-Effect Transistors.

3. Efficient Implementation of Boolean and Full-Adder Functions With 1T1R RRAMs for Beyond Von Neumann In-Memory Computing.

4. Impact of Metal Nanocrystal Size and Distribution on Resistive Switching Parameters of Oxide-Based Resistive Random Access Memories.

5. Bipolar SRAM Memory Architecture in 4H-SiC for Harsh Environment Applications.

6. Study on the Connection Between the Set Transient in RRAMs and the Progressive Breakdown of Thin Oxides.

7. Retention and Scalability Perspective of Sub-100-nm Double Gate Tunnel FET DRAM.

8. 1-T Capacitorless DRAM Using Bandgap-Engineered Silicon-Germanium Bipolar I-MOS.

9. Postcycling Degradation in Metal-Oxide Bipolar Resistive Switching Memory.

10. Reconfigurable Ferroelectric Transistor–Part II: Application in Low-Power Nonvolatile Memories.

11. Characterization and Modeling of Co/BaTiO3/SrRuO3 Ferroelectric Tunnel Junction Memory by Capacitance–Voltage (${C}$ – ${V}$), Current–Voltage (${I}$ – ${V}$), and High- Frequency Measurements.

12. Exploring Cycle-to-Cycle and Device-to-Device Variation Tolerance in MLC Storage-Based Neural Network Training.

13. Enhanced Reconfigurable Physical Unclonable Function Based on Stochastic Nature of Multilevel Cell RRAM.

14. Spintronic Processing Unit in Spin Transfer Torque Magnetic Random Access Memory.

15. Stabilizing Resistive Switching Characteristics by Inserting Indium-Tin-Oxide Layer as Oxygen Ion Reservoir in HfO2-Based Resistive Random Access Memory.

16. An SRAM Based on the MSET Device.

17. 1T-DRAM With Shell-Doped Architecture.

18. Interconversion Between Bipolar and Complementary Behavior in Nanoscale Resistive Switching Devices.

19. Thorough Understanding of Retention Time of Z2FET Memory Operation.

20. Effect of Interface Layer Engineering on Resistive Switching Characteristics of ZrO2-Based Resistive Switching Devices.

21. Extracting Atomic Defect Properties From Leakage Current Temperature Dependence.

22. Threshold Switch Augmented STT MRAM: Design Space Analysis and Device-Circuit Co-Design.

23. Transient Response of 0.18- ${\mu}$ m SOI MOSFETs and SRAM Bit-Cells to Heavy-Ion Irradiation for Variable SOI Film Thickness.

24. The Demonstration of Increased Selectivity During Experimental Measurement in Filament-Type Vanadium Oxide-Based Selector.

25. Resistive Switching Characteristics and Reliability of SiNx-Based Conductive Bridge Random Access Memory.

26. Understanding Synaptic Mechanisms in SrTiO3 RRAM Devices.

27. Improved Switching Stability and the Effect of an Internal Series Resistor in HfO2/TiOx Bilayer ReRAM Cells.

28. Transient Performance Analysis and Optimization of Crossbar Memory Arrays Using NbO2-Based Threshold Switching Selectors.

29. Design of a 22-nm FinFET-Based SRAM With Read Buffer for Near-Threshold Voltage Operation.

30. Variability Aware Simulation Based Design- Technology Cooptimization (DTCO) Flow in 14 nm FinFET/SRAM Cooptimization.

31. Stability and Performance Optimization of Heterochannel Monolithic 3-D SRAM Cells Considering Interlayer Coupling.

32. Design and Comparative Analysis of Spintronic Memories Based on Current and Voltage Driven Switching.

33. Random Telegraph Noise in Resistive Random Access Memories: Compact Modeling and Advanced Circuit Design.

34. High Retention With ${n}$ -Oxide- ${p}$ Junctionless Architecture for 1T DRAM.

35. Ionic Transport Barrier Tuning by Composition in Pr1–xCaxMnO3-Based Selector-Less RRAM and Its Effect on Memory Performance.

36. Nondestructive Readout Memory Characteristics of Silicon Nanowire Biristors.

37. Investigation of Preexisting and Generated Defects in Nonfilamentary a-Si/TiO2 RRAM and Their Impacts on RTN Amplitude Distribution.

38. Total Ionizing Dose Hardened and Mitigation Strategies in Deep Submicrometer CMOS and Beyond.

39. Investigation of Retention Behavior of TiOx/Al2O3 Resistive Memory and Its Failure Mechanism Based on Meyer-Neldel Rule.

40. Resistive Switching Device Technology Based on Silicon Oxide for Improved ON–OFF Ratio—Part I: Memory Devices.

41. Resistive Switching Device Technology Based on Silicon Oxide for Improved ON–OFF Ratio—Part II: Select Devices.

42. Novel Magnetic Tunneling Junction Memory Cell With Negative Capacitance-Amplified Voltage-Controlled Magnetic Anisotropy Effect.

43. Demonstration of 3-D SRAM Cell by 3-D Monolithic Integration of InGaAs n-FinFETs on FDSOI CMOS With Interlayer Contacts.

44. Phase-Change Memory—Towards a Storage-Class Memory.

45. Probing the Critical Region of Conductive Filament in Nanoscale HfO2 Resistive-Switching Device by Random Telegraph Signals.

46. A Compact Model with Spin-Polarization Asymmetry for Nanoscaled Perpendicular MTJs.

47. A Study on Practically Unlimited Endurance of STT-MRAM.

48. A Cantilever-Based NEM Nonvolatile Memory Utilizing Electrostatic Actuation and Vibrational Deactuation for High-Temperature Operation.

49. Tri-Mode Independent Gate FinFET-Based SRAM With Pass-Gate Feedback: Technology–Circuit Co-Design for Enhanced Cell Stability.

50. Quasi-Schottky-Barrier UTBB SOI MOSFET for Low-Power Robust SRAMs.