26 results on '"Hook, Terence B."'
Search Results
2. High-field tunneling calculations in metal-oxide-silicon capacitors incorporating the perimeter effect.
- Author
-
Hook, Terence B. and Ma, T.-P.
- Subjects
- *
SEMICONDUCTORS , *SCHWARTZ distributions , *CHRISTOFFEL-Darboux formula , *SILICA - Abstract
Describes a method by which the Schwartz-Christoffel transformation has been applied to the metal-oxide-semiconductor capacitor structure in order to calculate the high-field tunneling current in such a device. Features of the generalized model of the capacitor; Description of high field enhancement factors; Mechanism of high-field tunneling into silicon dioxide.
- Published
- 1986
- Full Text
- View/download PDF
3. Vertical Slit FET at 7-nm Node and Beyond.
- Author
-
Yang, Ping-Lin, Hook, Terence B., Oldiges, Philip J., and Doris, Bruce B.
- Subjects
- *
ELECTRIC capacity , *MONOLITHIC microwave integrated circuits , *MONOLITHIC reactors , *WAFER transfer , *TRANSISTOR circuits , *TRANSISTOR amplifiers - Abstract
This paper investigates the n-type vertical slit FET (VeSFET) performance at 7-nm node and beyond by TCAD simulation. VeSFET is a twin-gate device with 3-D monolithic integration-friendly vertical terminals and horizontal channel manufactured based on SOI wafer with conventional CMOS fabrication hardware. The second gate provides the capability of transistor behavior adjustment and the potential for advanced circuit designs. The results show that VeSFET can provide high I {\mathrm {eff}} to I {\mathrm {off}} ratio, low gate capacitance, high \Delta V {t}/ V { {\textit{g2s}}} , and competitive drive capability with respect to a reference FinFET of comparable dimensions. [ABSTRACT FROM PUBLISHER]
- Published
- 2016
- Full Text
- View/download PDF
4. Channel Length and Threshold Voltage Dependence of Transistor Mismatch in a 32-nm HKMG Technology.
- Author
-
Hook, Terence B., Johnson, Jeffrey B., Han, Jin-Ping, Pond, Andrew, Shimizu, Takashi, and Tsutsui, Gen
- Abstract
In this paper, it is shown empirically and through simulation that transistor mismatch due to random dopant fluctuation is a function of the well and halo design of the transistor, and that, contrary to conventional expectation, low-threshold transistors can have larger mismatch than higher threshold transistors. The complex dependence of mismatch on well and halo profiles suggests the need for the extension of the conventional Pelgrom approach to characterizing mismatch for a given technology and also suggests means of optimizing mismatch for analog applications. A set of screening criteria for mismatch data analysis are presented to verify that conclusions drawn from the standard deviation of a distribution may be properly applied. [ABSTRACT FROM PUBLISHER]
- Published
- 2010
- Full Text
- View/download PDF
5. Negative bias temperature instability on three oxide thicknesses (1.4/2.2/5.2 nm) with nitridation variations and deuteration
- Author
-
Hook, Terence B., Bolam, Ronald, Clark, William, Burnham, Jay, Rovedo, Nivo, and Schutz, Laura
- Subjects
- *
OXIDATION , *NITRIC oxide , *DEUTERIUM , *MICROELECTRONICS - Abstract
In these experiments, we explored various methods of nitridation of thermal oxide. Rapid thermal oxidation (RTO), rapid thermal oxidation with nitric oxide (RTNO), remote plasma nitridation (RPN), and decoupled plasma nitridation (DPN) processes were performed, and the result on 1.4, 2.2, and 5.2 nm oxides was measured. It is shown that the initial threshold voltage and the shift during negative bias temperature instability (NBTI) stress are proportional to the nitrogen in the oxide. Not surprisingly the threshold voltage is dependent on the interfacial nitrogen, but it was also found that the NBTI shift depends on the total nitrogen incorporated throughout the bulk of the insulator. The thinnest oxide showed boron penetration for the unnitrided split, but also very low NBTI shift. Furthermore, wafers from each of the aforementioned nitridation variants were processed with and without deuterium passivation. Although the NFET hot–carrier response is substantially improved, no significant advantage in NBTI shift is observed. [Copyright &y& Elsevier]
- Published
- 2005
- Full Text
- View/download PDF
6. High-Performance Logic and High-Gain Analog CMOS Transistors Formed by a Shadow-Mask Technique With a Single Implant Step.
- Author
-
Hook, Terence B., Brown, Jeffery S., Breitwisch, Matthew, Hoyniak, Dennis, and Mann, Randy
- Subjects
- *
ANALOG integrated circuits , *COMPLEMENTARY metal oxide semiconductors , *METAL oxide semiconductor field-effect transistors - Abstract
Transistors have been fabricated with a photoresist mask placed in close proximity to the gate so as to effectively block the angled halo implant from the gate region. Devices for which the halo has been eliminated demonstrate superior drain conductance, while devices with the halo implant show the short-channel effect required for high performance. Asymmetric devices have also been fabricated in a similar manner, producing devices with improved analog characteristics without an additional masking layer. [ABSTRACT FROM AUTHOR]
- Published
- 2002
- Full Text
- View/download PDF
7. The Effects of Fluorine on Parametrics and Reliability in a 0.18-...m 3.5/6t.8 nm Dual Gate Oxide CMOS Technology.
- Author
-
Hook, Terence B., Adler, Eric, Guarin, Fernando, Lukaitis, Joseph, Rovedo, Nivo, and Schruefer, Klaus
- Subjects
- *
FLUORINE , *METAL oxide semiconductors , *SECONDARY ion mass spectrometry - Abstract
Studies the effects of fluorine in the gate oxides of a dual gate-oxide technology. Experimental description; Secondary ion mass spectroscopy characterization of fluorine content; Effect of fluorine on oxide thickness and threshold voltage.
- Published
- 2001
- Full Text
- View/download PDF
8. Transistor Matching and Fin Angle Variation in FinFET Technology.
- Author
-
Agarwal, Samarth, Hook, Terence B., Bajaj, Mohit, McStay, Kevin, Wang, Weike, and Zhang, Yanli
- Subjects
- *
FIELD-effect transistors , *SEMICONDUCTOR doping profiles , *SEMICONDUCTOR doping , *SILICON , *GROUP 14 elements - Abstract
The introduction of FinFET architecture was expected to alleviate the issue of mismatch compared with planar technology, given the lower doping levels required. However, several authors have reported better mismatch results for planar technology suggesting additional challenges for FinFET architecture. An additional mechanism previously not considered arising from charge present at points of disturbance in the silicon lattice in tapering and wavering fins is shown to contribute to transistor mismatch. We show that including this mechanism improves the quantitative understanding of mismatch in FinFETs. [ABSTRACT FROM AUTHOR]
- Published
- 2015
- Full Text
- View/download PDF
9. Anomalous Dependence of Threshold Voltage Mismatch of Short-Channel Transistors.
- Author
-
Hook, Terence B., Johnson, Jeffrey B., and Shah, Jay
- Subjects
- *
SEMICONDUCTOR doping , *METAL oxide semiconductor field-effect transistors , *COMPLEMENTARY metal oxide semiconductors , *FLUCTUATIONS (Physics) , *ELECTRONIC circuits , *LOGIC circuits , *GATE array circuits - Abstract
In contrast to the generally accepted expectation that mismatch is monotonically related to doping level for uniformly doping channels, apparently anomalous results in which short-channel low-doped devices have larger mismatch than higher doped high-threshold devices are shown. However, these results are fully explained and comprehended in the context of device design and random dopant fluctuation, and the correlation of short-channel effect with mismatch suggests yet another manner in which fully depleted undoped-body devices will offer better variation than classic scaled dopant-driven transistors, addressing a critical problem in new technology directions. [ABSTRACT FROM PUBLISHER]
- Published
- 2011
- Full Text
- View/download PDF
10. Noise Margin and Leakage in Ultra-Low Leakage SRAM Cell Design.
- Author
-
Hook, Terence B., Breitwisch, Matt, Brown, Jeff, Cottrell, P., Hoyniak, Dennis, Lam, Chung, and Mann, Randy
- Subjects
- *
NOISE , *RANDOM noise theory - Abstract
Reports on calculations and measurements of static noise margin, performance and leakage for 0.18 and 0.13-μ m ultra-low power static random-access memories cell designs. Discussion on static noise margin; Cell leakage, cell performance and threshold voltage uncertainty.
- Published
- 2002
- Full Text
- View/download PDF
11. Hot-electron induced interface traps in metal/SiO2/Si capacitors: The effect of gate-induced strain.
- Author
-
Hook, Terence B. and Ma, T. P.
- Subjects
- *
INTERFACES (Physical sciences) , *SILICON , *SILICA - Abstract
It is shown that the generation of interface traps by Fowler–Nordheim injection, like those generated by ionizing radiation, is a function of the mechanical strain at the silicon-silicon dioxide interface. However, because of the current enhancement at the edge of a metal-oxide-semiconductor gate when the gate serves as the hot-electron injector, this phenomenon may only be evident when the device is stressed with the gate biased positively. It is also shown that the capture rate of electrons in the silicon dioxide depends on the strain in the film. [ABSTRACT FROM AUTHOR]
- Published
- 1986
- Full Text
- View/download PDF
12. Perimeter-related current in high-field tunneling into SiO2.
- Author
-
Hook, Terence B. and Ma, T. P.
- Subjects
- *
SILICA , *QUANTUM tunneling - Abstract
The spatial distribution of the electric field in a metal-oxide-silicon structure with finite gate dimensions is calculated and used to determine the current expected in the Fowler-Nordheim tunneling regime. The theoretical analysis predicts a greatly enhanced perimeter current when the gate acts as the cathode. In contrast, the edge of the gate does not significantly influence the current when the silicon substrate acts as the cathode. Experimental results are in qualitative agreement with the above expectation. [ABSTRACT FROM AUTHOR]
- Published
- 1985
- Full Text
- View/download PDF
13. FinFET on SOI: Potential becomes reality.
- Author
-
HOOK, TERENCE B., AHSAN, I., KUMAR, A., MCSTAY, K., NOWAK, E., SAROOP, S., SCHILLER, C., and STARKEY, G.
- Subjects
- *
SEMICONDUCTOR doping profiles , *FIELD-effect transistors , *FIELD-effect transistor circuits , *FIELD-effect devices , *ELECTROSTATICS - Abstract
The article discusses electrical benefits of SOI-based FinFETs. Topics discussed include degradation associated with adding doping to a FinFET, reduction in the minimum operating voltage of the classic 6T SRAM by improved matching and advantages of improving electrostatics associated with the FinFET over conventional doped devices.
- Published
- 2014
14. Modeling of Effective Thermal Resistance in Sub-14-nm Stacked Nanowire and FinFETs.
- Author
-
Jain, Ishita, Gupta, Anshul, Hook, Terence B., and Dixit, Abhisek
- Subjects
- *
POWER density , *FIELD-effect transistors , *SIMULATION methods & models , *COMPLEMENTARY metal oxide semiconductors , *ELECTRICAL engineering - Abstract
In advanced technology nodes, an increase in power density, use of nonplanar architectures, and novel materials can aggravate local self-heating due to active power dissipation. In this paper, 3-D device simulations are performed to analyze thermal effects in fin-shaped field-effect transistors (FinFETs) and stacked-nanowire FETs (NWFETs). Based on empirically extracted equations, a new model for thermal resistance estimation is proposed, which for the first time takes into account the aggregate impact of a number of fins, number of gate fingers, number, and dimensions of stacked nanowires. We have extracted the proposed model against calibrated 3-D TCAD simulations over a range of device design variables of interest. Our results show that the model may be useful for estimation of thermal resistance in FinFETs and NWFETs with large layouts. [ABSTRACT FROM AUTHOR]
- Published
- 2018
- Full Text
- View/download PDF
15. OFF-State Leakage and Performance Variations Associated With Germanium Preamorphization Implant in Silicon–Germanium Channel pFET.
- Author
-
Tiwari, Vishal A., Divakaruni, Rama, Hook, Terence B., and Nair, Deleep R.
- Subjects
- *
GERMANIUM , *COMPLEMENTARY metal oxide semiconductors - Abstract
Parameter variations in the transistor characteristics with new materials and process steps pose an increasing challenge for CMOS scaling to nanometer feature size. Alternate channel materials such as silicon–germanium (SiGe) for p-type field effect transistor (pFET) at 32 nm and beyond are useful because of higher mobility and lower threshold voltage ($\text{V}_{T}$) but suffer from higher gate-induced drain leakage (GIDL) and could be a source of additional variability. In this paper, experimental results, a noise-like approach called the statistical impedance field method, and atomistic kinetic Monte Carlo simulations are used to report that the elimination of prehalo Ge preamorphization implant (PAI) from the SiGe pFET process flow reduces GIDL and its variation due to systematic variations in gate length and width but increases the time-zero (static) random GIDL and performance variations. This is primarily due to random dopant position fluctuations in the extension region for off-state leakage (${I}_{ \mathrm{\scriptscriptstyle OFF}} $) variability and in the halo region at the drain sidewall for $\text{V}_{T}$ variability. However, the increase in random variability without Ge PAI reduces for lower supply voltages and, thus, offers advantages of reduced GIDL with the same electrostatics, lower systematic variations, and similar ${I}_{ \mathrm{\scriptscriptstyle OFF}}$ random variability for scaled voltages. [ABSTRACT FROM AUTHOR]
- Published
- 2018
- Full Text
- View/download PDF
16. Comment on “Channel Length and Threshold Voltage Dependence of a Transistor Mismatch in a 32-nm HKMG Technology”.
- Author
-
Hook, Terence B., Johnson, Jeffrey B., Cathignol, Augustin, Cros, Antoine, and Ghibaudo, Gérard
- Subjects
- *
METAL oxide semiconductor field-effect transistors , *ELECTRIC potential , *SEMICONDUCTOR doping , *INTEGRATED circuits , *FIELD-effect transistors , *METAL oxide semiconductors , *ELECTRONIC circuits ,DESIGN & construction - Abstract
This correspondence briefly describes and reconciles two separate streams of work, which extend the Pelgrom model for a transistor mismatch. While independently conceived and pursued, similar and complementary conclusions have been reported by these groups, refining the understanding of a transistor mismatch to encompass halo-dominated transistor designs. [ABSTRACT FROM AUTHOR]
- Published
- 2011
- Full Text
- View/download PDF
17. Spurious Source/Drain Underlap of Large Junction Area NFET's.
- Author
-
Hook, Terence B.
- Subjects
- *
FIELD-effect transistors , *PRODUCTION engineering , *INJECTION lasers - Abstract
Presents information on a study which described a sporadic underlap of some particular field-effect transistor on the scribe line. Determination of the minimal allowed capacitance; Manufacturing data; Process solution; Conclusion.
- Published
- 1999
- Full Text
- View/download PDF
18. Impact of Hot-Carrier Degradation on Drain-Induced Barrier Lowering in Multifin SOI n-Channel FinFETs With Self-Heating.
- Author
-
Gupta, Charu, Gupta, Anshul, Vega, Reinaldo A., Hook, Terence B., and Dixit, Abhisek
- Subjects
- *
METAL oxide semiconductor field-effect transistors , *RELIABILITY in engineering , *ANNEALING of metals , *AC DC transformers , *BIOLOGICAL evolution , *OXIDES - Abstract
Application of high-frequency ac stress in the place of conventional dc stress is known to decrease the damage caused by self-heating (SH)-induced hot-carrier injection (HCI) in highly scaled MOSFET devices. However, the effect of hot-carrier degradation on short-channel performance is less explored. In this article, a detailed examination of the drain-induced barrier lowering (DIBL) under hot-carrier stress is presented for 14-nm silicon-on-insulator (SOI) n-channel FinFETs. In particular, the influence of SH-enhanced HCI on DIBL is thoroughly investigated for devices with different geometrical parameters including a number of fins, gate length, and so on at different ac stress frequencies. The change in dominant degrading mechanism from bulk oxide trapping to interface state generation under dc and ac stress is shown to affect DIBL severely. Interestingly, the effect of SH on DIBL is in contrast to that in ON-current degradation. Furthermore, time evolution of DIBL degradation for asynchronous stress waveforms is studied for accurate reliability analysis for short-channel devices. [ABSTRACT FROM AUTHOR]
- Published
- 2020
- Full Text
- View/download PDF
19. Toward Microwave S- and X-Parameter Approaches for the Characterization of Ferroelectrics for Applications in FeFETs and NCFETs.
- Author
-
Yuan, Zhi Cheng, Gudem, Prasad S., Wong, Michael, Wang, Ji Kai, Hook, Terence B., Solomon, Paul, Kienle, Diego, and Vaidyanathan, Mani
- Subjects
- *
FIELD-effect transistors , *FERROELECTRIC crystals , *POLARIZATION (Electricity) , *ELECTRIC fields , *HARMONIC analysis (Mathematics) - Abstract
Ferroelectric and negative-capacitance field-effect transistors (FeFETs and NCFETs) have recently garnered great attention as devices for applications in memory and low-power logic, respectively. As these technologies are pursued, it is critical to have a variety of measurement approaches, including methods familiar to the electron-device and microwave communities that can aid in fully understanding the behavior of ferroelectrics in FeFETs and NCFETs. In this paper, we propose and show the viability of using frequency-domain electrical measurement techniques employing the well-known microwave S-parameters, and their large-signal generalization and X-parameters. Our methods provide the means to trace the intrinsic polarization versus electric-field curve of the ferroelectric, i.e., with the parasitics de-embedded, thereby showing the innate ferroelectric response, which cannot be done using conventional techniques. These methods also enable extraction of all the parameters of the Landau–Khalatnikov equation, which is commonly used to model ferroelectric behavior in FeFETs and NCFETs. This paper hence takes a useful step toward methods familiar to the electron-device community that can help to better understand and optimize FeFET and NCFET technologies. [ABSTRACT FROM AUTHOR]
- Published
- 2019
- Full Text
- View/download PDF
20. Series Resistance Reduction With Linearity Assessment for Vertically Stacked Junctionless Accumulation Mode Nanowire FET.
- Author
-
Bansal, Anil K., Kumar, Manoj, Gupta, Charu, Hook, Terence B., and Dixit, Abhisek
- Subjects
- *
FIELD-effect transistors , *NANOWIRES , *SEMICONDUCTOR junctions , *RADIO frequency , *SEMICONDUCTOR doping - Abstract
Vertically stacked junctionless accumulation mode (JLAM) nanowire field effect transistors (NWFETs) outperform inversion-mode (IM) NWFETs below 10-nm technology nodes, but the vertical stacking of nanowires (NWs) has a constraint of position dependent drain current. This paper encompasses: 1) extensive investigation of the impact of series resistance on IM, JL mode, and JLAM NWFET architectures; 2) a proposed approach to mitigate the series resistance; and 3) linearity assessment of stacked JLAM-NWFET for radio frequency (RF) applications. We have suggested that by decreasing the channel doping in the bottom NW with respect to the top NW in a stack, the current can be significantly improved along with the reduction in series resistance. This improves the overall uniformity of drain current in each NW for stacked JLAM-NWFET. The linearity performance of the device is assessed in terms of following figure of merits (FOMs): IIP3, 1-dB compression point, and higher order derivative of transconductance ${g}_{m\textsf {2}}$ and ${g}_{m\textsf {3}}$. These FOMs are evaluated through numerical simulations using Sentaurus Technology Computer-Aided Design to confirm the robustness of the device against intermodulation distortion making it suitable for low power radio frequency integrated circuit design applications. The proposed solution allows higher drive current, improved linearity, and thus lower distortion in stacked JLAM-NWFET. [ABSTRACT FROM AUTHOR]
- Published
- 2018
- Full Text
- View/download PDF
21. 3-D LER and RDF Matching Performance of Nanowire FETs in Inversion, Accumulation, and Junctionless Modes.
- Author
-
Bansal, Anil K., Gupta, Charu, Gupta, Anshul, Singh, Ramendra, Dixit, Abhisek, and Hook, Terence B.
- Subjects
- *
FIELD-effect transistors , *COMPLEMENTARY metal oxide semiconductors , *NANOWIRES , *DOPING agents (Chemistry) , *GAUSSIAN distribution , *POISSON'S equation - Abstract
Nanowire field-effect transistors (NWFETs) have emerged as promising candidates for realization of advanced CMOS technology nodes. Due to small nanowire dimensions, NWFETs are vulnerable to the impact of process-induced random local variations, such as the line edge roughness (LER) and random dopant fluctuation (RDF). NWFETs have three different device modes, namely, the inversion mode (IM), the accumulation mode (AM), and the junctionless (JL) mode. In this paper, a 3-D quasiatomistic LER model is used for the analysis of LER-induced mismatch in JL, IM, and AM NWFETs. We have also compared the impact of 3-D LER with that of 2-D LER. In addition, another emerging simulation methodology known as statistical impedance field method is utilized to analyze the impact of RDF on the three flavors of NWFETs. We show that JL NWFETs have much higher mismatch due to both LER and RDF than their IM and AM NWFET counterparts with otherwise identical device structure. [ABSTRACT FROM AUTHOR]
- Published
- 2018
- Full Text
- View/download PDF
22. Channel Material Dependence of Wave Function Deformation Scattering in Ultrascaled FinFETs.
- Author
-
Wong, Michael, Holland, Kyle D., Ji Kai Wang, Cam, Thomas, Hook, Terence B., Kienle, Diego, Gudem, Prasad S., and Vaidyanathan, Mani
- Subjects
- *
WAVE functions , *FIELD-effect transistors , *GREEN'S functions , *DIFFERENTIAL equations , *POTENTIAL theory (Mathematics) - Abstract
We investigate the channel material dependence of wave function deformation scattering (WDS), a phenomenon that occurs when the shape of the carrier wave function is forced to change as the channel is traversed. Line-edge roughness (LER) is one nonideality that can induce WDS in confined device geometries. We perform nonequilibrium Green's function simulations of ensembles of ultrascaled Fin Field Effect Transistors that exhibit correlated LER to determine the resulting on-current distributions. By considering various channel materials, we demonstrate two trends. First, WDS has a greater impact when the transport effective mass of the channel material is low, due to stronger coupling between conducting subbands. Second, WDS has a greater impact when the confinement effective mass of the channel material is high, due to the presence of more conducting subbands, which further enhances coupling. [ABSTRACT FROM AUTHOR]
- Published
- 2017
- Full Text
- View/download PDF
23. Analytical Modeling of Parasitic Capacitance in Inserted-Oxide FinFETs.
- Author
-
Singh, Ramendra, Gupta, Anshul, Gupta, Charu, Bansal, Anil K., Hook, Terence B., and Dixit, Abhisek
- Subjects
- *
ELECTRIC capacity , *FIELD-effect transistors , *COMPUTER-aided design , *COMPUTER-aided engineering , *SIMULATION methods & models - Abstract
An analytical model of parasitic capacitancein inserted-oxide FinFETs (iFinFETs) is proposed. A comparative study on the parasitic capacitance of contemporary multigate devices conforming to 7-nm technology node targets is presented. The proposed model is validated against 3-D Technology Computer-Aided Design (TCAD) simulations. Dependence of the iFinFET parasitic capacitance on device design parameters, such as the inserted-oxide thickness (Tiox) and inserted-oxide recess (Trec), is shown using the proposed model and TCAD simulations. [ABSTRACT FROM AUTHOR]
- Published
- 2017
- Full Text
- View/download PDF
24. Impact of Short-Wavelength and Long-Wavelength Line-Edge Roughness on the Variability of Ultrascaled FinFETs.
- Author
-
Wong, Michael, Holland, Kyle D., Anderson, Sam, Rizwan, Shahriar, Yuan, Zhi Cheng Jason, Hook, Terence B., Kienle, Diego, Gudem, Prasad S., and Vaidyanathan, Mani
- Subjects
- *
WAVELENGTH measurement , *SURFACE roughness , *FIELD-effect transistors , *SIMULATION methods & models , *QUANTUM mechanics - Abstract
We examine the impact of line-edge roughness (LER) on the variability in the on-current and saturation threshold voltage of ultrascaled FinFET devices via quantum-mechanical transport simulation. We obtain a realistic model of LER by decomposing the LER into short- $\lambda $ and long- $\lambda $ fluctuations, and we consider their separate influences on device performance. We show that the long- $\lambda $ fluctuations lead to greater device variability than the short- $\lambda $ fluctuations, and we explain the difference between the two cases via the influence of fluctuating quantum confinement arising from the LER. Finally, we consider devices in which the long- $\lambda $ fluctuations of the two fin edges are correlated and demonstrate that this correlation significantly improves the variability. Thus, we show the continued need for fabrication technology either to reduce the amplitude of the long- $\lambda $ fluctuations or to ensure the long- $\lambda $ fluctuations between the sidewalls of ultrascaled FinFET devices are correlated. [ABSTRACT FROM AUTHOR]
- Published
- 2017
- Full Text
- View/download PDF
25. Switching-Speed Limitations of Ferroelectric Negative-Capacitance FETs.
- Author
-
Yuan, Zhi Cheng, Rizwan, Shahriar, Wong, Michael, Holland, Kyle, Anderson, Sam, Vaidyanathan, Mani, Hook, Terence B., Kienle, Diego, Gadelrab, Serag, and Gudem, Prasad S.
- Subjects
- *
FERROELECTRICITY , *FIELD-effect transistors , *MOORE'S law , *POWER density , *LEAD zirconate titanate - Abstract
Recently, negative-capacitance FETs (NCFETs) have been proposed to reduce subthreshold slope and help continue supply-voltage scaling alongside channel-length scaling. We investigate the high-frequency switching behavior of NCFETs using the Landau–Khalatnikov equation to model ferroelectric materials. Multidomain interactions in the ferroelectric are considered, resulting in strong agreement with experimental measurements. Operation of NCFETs at gigahertz frequencies is investigated with this experimentally validated multidomain model. We find that the effectiveness of the voltage amplification in NCFETs is strongly dependent on the viscosity coefficient $\rho $ of the ferroelectric, and that a low \rho $ ( <0.1~\Omega \cdot \text {m} ) is required for the operation at the high gigahertz frequencies. [ABSTRACT FROM PUBLISHER]
- Published
- 2016
- Full Text
- View/download PDF
26. Transistor Mismatch Properties in Deep-Submicrometer CMOS Technologies.
- Author
-
Yuan, Xiaobin, Shimizu, Takashi, Mahalingam, Umashankar, Brown, Jeffrey S., Habib, Kazi Z., Tekleab, Daniel G., Su, Tai-Chi, Satadru, Sarkar, Olsen, C. Michael, Lee, Hyunwoo, Pan, Li-Hong, Hook, Terence B., Han, Jin-Ping, Park, Jae-Eun, Na, Myung-Hee, and Rim, Ken
- Subjects
- *
FIELD-effect transistors , *COMPLEMENTARY metal oxide semiconductors , *MICROMETERS , *DATA analysis , *ELECTRIC potential , *SILICON oxide - Abstract
Transistor mismatch data and analysis from poly/SiON and high-k/metal-gate (HKMG) bulk CMOS technologies are presented. It is found that the traditional mismatch figure of merit from the Pelgrom plot (AVT) continuously scales down as technology advances. Furthermore, the AVT values for both nFET and pFET in the HKMG technology are significantly reduced from poly/SiON technologies. By normalizing the mismatch data against electrical oxide thickness (TINV), threshold voltage (VTH), and effective work function, a direct comparison of the mismatch data from various technologies is made. The differences in nFET and pFET mismatch behaviors in both poly/SiON and HKMG technologies are discussed in detail. Correlation between transistor VTH mismatch and flicker noise variation is observed in both poly/SiON and HKMG technologies. Finally, it is quantitatively demonstrated that effective work function variation does not generate significant VTH variability in the present HKMG technology. [ABSTRACT FROM AUTHOR]
- Published
- 2011
- Full Text
- View/download PDF
Catalog
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.