109 results on '"Tatsuya Ohguro"'
Search Results
2. Measuring of parasitic resistance of stacked chip of Si power device
- Author
-
Tatsuya Ohguro, Hideharu Kojima, Takuma Hara, Tatsuya Nishiwaki, and Kenya Kobayashi
- Published
- 2023
3. Stacked chip of Si power device with double side Cu plating for low on-resistance
- Author
-
Takuma Hara, Hideharu Kojima, Tatsuya Ohguro, Tatsuya Nishiwaki, and Shinichi Umekawa
- Subjects
Wire bonding ,Materials science ,business.industry ,Stacking ,Integrated circuit ,Chip ,law.invention ,law ,Logic gate ,Plating ,Electrode ,Hardware_INTEGRATEDCIRCUITS ,Optoelectronics ,business ,Current density - Abstract
Stacked chip is the one of the candidate structure to realize low on-resistance, small package. In order to minimize the chip size, it is required to overlap two gate and two source electrodes between two stacked chips, respectively. However, it is impossible to overlap them when wire bonding are used. We completely overlapped these electrodes between two chips by Cu clips. Additionally, double side 20µm Cu plating was applied to the device in order to obtain higher avalanche capable current density of the stacked chip. In this paper, the demonstration results of the chip by using new process are described.
- Published
- 2021
4. Alpha-Particle Shielding Effect of Thick Copper Plating Film on Power MOSFETs
- Author
-
Yusuke Kawaguchi, Tatsuya Ohguro, Kentaro Ichinoseki, Tatsuya Nishiwaki, Kikuo Aida, Hideharu Kojima, Yoshiharu Takada, and Kohei Oasa
- Subjects
010302 applied physics ,Materials science ,Physics::Instrumentation and Detectors ,business.industry ,020208 electrical & electronic engineering ,02 engineering and technology ,01 natural sciences ,Computer Science::Other ,Threshold voltage ,law.invention ,Micrometre ,Condensed Matter::Materials Science ,Computer Science::Hardware Architecture ,law ,Gate oxide ,0103 physical sciences ,Shielded cable ,0202 electrical engineering, electronic engineering, information engineering ,Copper plating ,Optoelectronics ,Shielding effect ,Irradiation ,Power MOSFET ,business - Abstract
We investigated characteristics impact of alpha-particles irradiation to power MOSFETs and demonstrated alpha-particle shielding effect of thick copper plating film on a power MOSFET. We used americium-241 alpha-source for irradiating alpha-particles to the surface of the power MOSFET die. Irradiation under gate-source bias caused threshold voltage (Vth) decrease due to generated trapped holes in gate oxide, however, no Vth shift occurred under drain–source bias. We found that sensitivity to alpha-particles depends on gate structures of trench or planar. Recovery behavior of Vth shift by gate bias or thermal annealing support the hole trapping model in the gate oxide. We evaluated alpha-particle shielding effect of thick copper plating film. We demonstrated more than 15 micrometer thick copper plating on the power MOSFET shielded alpha-particles successfully.
- Published
- 2019
5. Study of temperature dependence of breakdown voltage and AC TDDB reliability for thick insulator film deposited by plasma process
- Author
-
Y. Yagi, J. Morioka, Yoshihiko Fuji, Y. Kashiura, Mari Takahashi, M. Matsuda, S. Urata, K. Yoshida, Tatsuya Ohguro, K. Ohtsuka, T. Kamakura, K. Kimura, A. Ishiguro, S. Umekawa, T. Tamura, A. Takano, and M. Yamada
- Subjects
Materials science ,Condensed matter physics ,business.industry ,chemistry.chemical_element ,Time-dependent gate oxide breakdown ,Insulator (electricity) ,Plasma ,Conductivity ,Condensed Matter Physics ,Nitrogen ,Atomic and Molecular Physics, and Optics ,Surfaces, Coatings and Films ,Electronic, Optical and Magnetic Materials ,chemistry ,Breakdown voltage ,Electrical and Electronic Engineering ,Safety, Risk, Reliability and Quality ,business ,Thermal energy ,Quantum tunnelling - Abstract
In this paper, temperature dependence of breakdown electrical field (Ebd) and time-to-failure (TTF) in AC TDDB for thick insulator film (300 nm) deposited by plasma process are discussed. In SiO2 film deposited using TEOS and O2 gases, increase of both Ebd and TTF beyond 100 °C is observed. On the other hand, in the SiO2 film and SiN film involving nitrogen, both Ebd and TTF decrease with increasing temperature. In order to explain this difference, we focused on the type of conductivity and introduced de-trapped effect by thermal energy. And we proposed a simple model to explain the temperature dependence of those AC TDDB results. In the SiO2 film deposited using TEOS and O2, the temperature dependence of number of trapped carrier is smaller because the conductivity type is the FN tunnelling, while the number of de-trapped carrier significantly increases with temperature and the TTF beyond 100 °C becomes longer. In these films involving nitrogen, the de-trapped effect is negligible because the number of trapped carrier exponentially increases with temperature because of Poole-Frenkel conductivity.
- Published
- 2020
6. Unified Transient and Frequency Domain Noise Simulation for Random Telegraph Noise and Flicker Noise Using a Physics-Based Model
- Author
-
Kazuya Matsuzawa, Hisayo Momose, N. Momo, Yusuke Higashi, Takamitsu Ishihara, Yuichiro Mitani, Hiroki Sasaki, and Tatsuya Ohguro
- Subjects
Physics ,Noise ,Burst noise ,Noise generator ,Noise measurement ,Frequency domain ,Noise reduction ,Shot noise ,Electronic engineering ,Flicker noise ,Electrical and Electronic Engineering ,Electronic, Optical and Magnetic Materials ,Computational physics - Abstract
Unified transient and frequency domain noise simulation of random telegraph noise and flicker noise is conducted using a multiphonon-assisted model that considers tunneling probabilities and energy transitions of discretized traps in the gate insulator of MOSFETs. The proposed model is able to concurrently represent the dynamic behavior of electron and hole trapping and detrapping via interactions with both the Si substrate and Poly-Si gate. The model is implemented in a 3-D device simulator to examine the effect of device structure and bias conditions. The conventional analytical model does not precisely estimate the noise powers in short-channel MOSFETs due to the nonuniform trapped charge effect. The high trap density near the shallow trap isolation edges is predicted quantitatively by comparing the measured data with the simulated data. In conclusion, we confirm the validity of the developed unified simulator and its usefulness for gaining insights into trap sites and noise reduction engineering.
- Published
- 2014
7. Direct Carrier Number Measurement Method to Evaluate Current Collapse of GaN HEMT device
- Author
-
Kohei Oasa, Takuo Kikuchi, Yasunobu Saito, A. Yoshioka, Takeshi Hamamoto, T. Sugiyama, and Tatsuya Ohguro
- Subjects
Measurement method ,Materials science ,business.industry ,Analytical chemistry ,Optoelectronics ,Collapse (topology) ,High-electron-mobility transistor ,Current (fluid) ,business - Published
- 2016
8. Session 3: Arrayed test structures
- Author
-
Tatsuya Ohguro and Christopher Hess
- Subjects
Computer science ,Session (computer science) ,Simulation ,Test (assessment) - Published
- 2016
9. 150 GHz FMAX with high drain breakdown voltage immunity by multi gate oxide dual work-function (MGO-DWF)-MO SFET
- Author
-
K. Kagimoto, K. Nagaoka, K. Adachi, M. Kamiyashiki, Y. Ito, Akira Hokazono, Kazunari Ishimaru, A. Hidaka, Masakazu Goto, Toshitaka Miyata, M. Kamimura, S. Hirooka, Shigeru Kawanaka, Yohji Watanabe, Tatsuya Ohguro, and H. Tanaka
- Subjects
Materials science ,Gate oxide ,business.industry ,Amplifier ,Transconductance ,RF power amplifier ,MOSFET ,Electrical engineering ,Breakdown voltage ,Cascode ,business ,Voltage - Abstract
We propose Multi Gate Oxide — Dual Work-Function (MGO-DWF)-MOSFET which is suitable for low power AB-class RF power amplifier (RF PA). This was examined for the first time by comparing with a standard Cascode connection circuitry composed of LV- and HV- MOSFETs. Dramatically improved FMAX (150 GHz) with sufficient drain break-down voltage (VBD) was experimentally confirmed in a practical device structure. MGO-DWF-MOSFET has multiple roles in a unit device such as LV-MOSFET in source side regions and HV-MOSFET in drain side regions. This distinctive structure enables the reduction of the device area and a gate capacitance (CG) with a higher transconductance (Gm) and the suppression of drain conductance (GDS). Enhancement of FMAX, in other words, DC operation current reduction is achieved at a given operation point. This indicates that MGO-DWF MOSFET is advantageous for low power amplifier circuitry applications, typically for RF PA in internet of things (IoT) products.
- Published
- 2015
10. Impact of Plasma-Damaged-Layer Removal on GaN HEMT Devices
- Author
-
Masako Kodera, Zhang Xinyu, Steve Lester, Takeshi Hamamoto, Tatsuya Ohguro, Akira Yoshioka, Tatsuya Yamanaka, Tatsuyoshi Kawamoto, Naoto Miyashita, and Toru Sugiyama
- Subjects
010302 applied physics ,Materials science ,business.industry ,02 engineering and technology ,Surfaces and Interfaces ,Plasma ,High-electron-mobility transistor ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,01 natural sciences ,Surfaces, Coatings and Films ,Electronic, Optical and Magnetic Materials ,0103 physical sciences ,Materials Chemistry ,Optoelectronics ,Layer removal ,Electrical and Electronic Engineering ,0210 nano-technology ,business - Published
- 2017
11. Lithographical bending control method for a piezoelectric actuator
- Author
-
Tatsuya Ohguro, Tamio Ikehashi, Hiroaki Yamazaki, and Etsuji Ogawa
- Subjects
Microelectromechanical systems ,Condensed Matter::Materials Science ,Materials science ,Acoustics ,Bending ,Piezoelectric actuators ,Electrical and Electronic Engineering ,Degrees of freedom (mechanics) ,Curvature ,Piezoelectricity ,Beam (structure) ,Control methods ,Computer Science::Other - Abstract
This paper presents the theoretical formulation of a lithographical bending control (LBC) method that uses lithographical degrees of freedom to control the bending of a multilayered beam. LBC is applied to a piezoelectric actuator that uses PZT as the piezoelectric material. The theoretical model is compared with measurements using a weakly fixed bridge structure suited for curvature measurement.
- Published
- 2009
12. Degraded Frequency-Tuning Range and Oscillation Amplitude of LC-VCOs due to the Nonquasi-Static Effect in MOS Varactors
- Author
-
U. Feldmann, Masataka Miyake, Norio Sadachika, D. Hori, Takahiro Iizuka, Tatsuya Ohguro, Shunsuke Miyamoto, M. Taguchi, Hans Jurgen Mattausch, and Mitiko Miura-Mattausch
- Subjects
Materials science ,business.industry ,NQS ,Electronic engineering ,Range (statistics) ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Oscillation amplitude ,Electronic, Optical and Magnetic Materials ,Electronic circuit - Abstract
Frequency dependent properties of accumulation-mode MOS varactors, which are key elements in many RF circuits, are dominated by Non-Quasi-Static (NQS) effects in the carrier transport. The circuit performances containing MOS varactors can hardly be reproduced without considering the NQS effect in MOS-varactor models. For the LC-VCO circuit as an example it is verified that frequency-tuning range and oscillation amplitude can be overestimated by over 20% and more than a factor 2, respectively, without inclusion of the NQS effect.
- Published
- 2009
13. Non-quasi-static approach with surface-potential-based MOSFET model HiSIM for RF circuit simulations
- Author
-
G. Suzuki, T. Ezaki, Norio Sadachika, S. Miyamoto, Dondee Navarro, Tatsuya Ohguro, Takahiro Iizuka, M. Taguchi, M. Miura-Mattausch, Hans Jurgen Mattausch, S. Kumashiro, and Y. Takeda
- Subjects
Surface (mathematics) ,Numerical Analysis ,General Computer Science ,Computer science ,Applied Mathematics ,NQS ,Theoretical Computer Science ,Consistency (statistics) ,Modeling and Simulation ,MOSFET ,Transient (oscillation) ,Simulation ,Quasistatic process ,Electronic circuit ,Communication channel - Abstract
We develop a non-quasi-static MOSFET compact model suitable for simulating RF circuits operating under GHz frequency. The model takes into account the carrier dynamics by incorporating the time delay for the carriers to form a channel. Both the time-domain and frequency-domain expressions are successfully derived from the same basic equation by using the proposed modeling methodology, and the consistency of the both representations are verified. The model accuracy in predicting transient currents is demonstrated by comparing with simulation results of a 2D device simulator. The developed NQS model is implemented into SPICE3f5 and achieves stable circuit simulations with only 3% simulation time increase.
- Published
- 2008
14. Frequency Dependence of Measured Metal Oxide Semiconductor Field-Effect Transistor Distortion Characteristic
- Author
-
Yoichi Takeda, Mitiko Miura-Mattausch, Masataka Miyake, M. Taguchi, Takafumi Minami, Syunsuke Miyamoto, Takahiro Iizuka, Tatsuya Ohguro, and Hance J. Mattausch
- Subjects
Total harmonic distortion ,Materials science ,Physics and Astronomy (miscellaneous) ,business.industry ,Transistor ,General Engineering ,Analytical chemistry ,General Physics and Astronomy ,Cutoff frequency ,Displacement (vector) ,law.invention ,law ,Distortion ,MOSFET ,Harmonic ,Optoelectronics ,Field-effect transistor ,business - Abstract
Non-linearity of metal oxide semiconductor field-effect transistor (MOSFET) characteristics induces harmonic distortions, which causes serious problems for RF analog applications. Features of the harmonic distortions are investigated experimentally under high frequency operations. Comparison of measured harmonic distortions with inter-modulation distortions concludes that the harmonic distortions are frequency dependent under high frequency operations. A reason for this is enhanced contribution of the displacement, which is originally frequency dependent.
- Published
- 2008
15. Surface-Potential-Based Metal–Oxide–Silicon-Varactor Model for RF Applications
- Author
-
Shigetaka Kumashiro, Dondee Navarro, Takahiro Iizuka, Tatsuya Ezaki, Tatsuya Ohguro, Hans Juergen Mattausch, Norio Sadachika, Masataka Miyake, Mitiko Miura-Mattausch, Shunsuke Miyamoto, Kenji Matsumoto, M. Taguchi, and Yoshio Mizukane
- Subjects
Surface (mathematics) ,Materials science ,Physics and Astronomy (miscellaneous) ,business.industry ,General Engineering ,NQS ,General Physics and Astronomy ,Hardware_PERFORMANCEANDRELIABILITY ,Capacitance ,Reduction (complexity) ,Depletion region ,Hardware_INTEGRATEDCIRCUITS ,Optoelectronics ,Metal oxide silicon ,business ,Varicap ,Hardware_LOGICDESIGN - Abstract
We have developed a surface-potential-based metal–oxide–silicon (MOS)-varactor model valid for RF applications up to 200 GHz. The model enables the calculation of the MOS-varactor capacitance seamlessly from the depletion region to the accumulation region and explicitly considers the carrier-response delay causing a non-quasi-static (NQS) effect. It has been observed that capacitance reduction due to this non-quasi-static effect limits the MOS-varactor application to an RF regime.
- Published
- 2007
16. 2.2um BSI CMOS image sensor with two layer photo-detector
- Author
-
Hirofumi Yamashita, H. Ootani, R. Hasumi, K. Honda, Yoshiaki Toyoshima, K. Eda, A. Mochizuki, Tatsuya Ohguro, Yoshitaka Egawa, T. Asami, Hiroki Sasaki, Hisayo Momose, and Y. Sugiura
- Subjects
Materials science ,Optics ,Ion implantation ,CMOS ,Pixel ,business.industry ,Detector ,Back-illuminated sensor ,Optoelectronics ,Photodetector ,Image sensor ,business ,Magenta - Abstract
Back Side Illumination (BSI) CMOS image sensors with two-layer photo detectors (2LPDs) have been fabricated and evaluated. The test pixel array has green pixels (2.2um x 2.2um) and a magenta pixel (2.2um x 4.4um). The green pixel has a single-layer photo detector (1LPD). The magenta pixel has a 2LPD and a vertical charge transfer (VCT) path to contact a back side photo detector. The 2LPD and the VCT were implemented by high-energy ion implantation from the circuit side. Measured spectral response curves from the 2LPDs fitted well with those estimated based on light-absorption theory for Silicon detectors. Our measurement results show that the keys to realize the 2LPD in BSI are; (1) the reduction of crosstalk to the VCT from adjacent pixels and (2) controlling the backside photo detector thickness variance to reduce color signal variations.
- Published
- 2015
17. HiSIM2: Advanced MOSFET Model Valid for RF Circuit Simulation
- Author
-
Y. Mizukane, G. Suzuki, T. Ezaki, Tatsuya Ohguro, Masataka Miyake, Norio Sadachika, Y. Takeda, Takahiro Iizuka, S. Kumashiro, T. Warabino, M. Taguchi, R. Inagaki, S. Miyamoto, Dondee Navarro, Mitiko Miura-Mattausch, and Hans Jurgen Mattausch
- Subjects
Engineering ,EKV MOSFET Model ,Semiconductor technology ,Iterative method ,business.industry ,Model parameters ,Execution time ,Electronic, Optical and Magnetic Materials ,MOSFET ,Electronic engineering ,Electrical and Electronic Engineering ,business ,Rf circuit ,Simulation ,Communication channel - Abstract
The compact MOSFET model development trend leads to models based on the channel surface potential, allowing higher accuracy and a reduced number of model parameters. Among these, the Hiroshima University Semiconductor Technology Academic Research Center IGFET Model (HiSIM) solves the surface potentials with an efficient physically correct iteration procedure, thus avoiding additional approximations without any computer run-time penalty. It is further demonstrated that excellent model accuracy for higher-order phenomena, which is a prerequisite for accurate RF circuit simulation, is achieved by HiSIM without any new model parameters in addition to those for describing the current-voltage characteristics
- Published
- 2006
18. 1/f-Noise Characteristics in 100 nm-MOSFETs and Its Modeling for Circuit Simulation
- Author
-
Toshihiko Kitamura, Shizunori Matsumoto, Hiroaki Ueno, Hans Jurgen Mattausch, Tatsuya Ohguro, Kyoji Yamashita, Shigetaka Kumashiro, Tetsuya Yamaguchi, Satoshi Kure Hosokawa, Noriaki Nakayama, and Mitiko Miura-Mattausch
- Subjects
Physics ,Noise measurement ,Gate oxide ,Noise spectral density ,MOSFET ,Electronic engineering ,Wafer ,Flicker noise ,Electrical and Electronic Engineering ,Noise (electronics) ,Spectral line ,Electronic, Optical and Magnetic Materials ,Computational physics - Abstract
SUMMARY A systematic experimental and modeling study is reported, which characterizes the low-frequency noise spectrum of 100 nmMOSFETs accurately. Two kinds of measured spectra are observed: 1/f and non-1/f spectra. The non-1/f spectrum is analysed by forward and backward measurements with exchanged source and drain, and shown to be due to a randomly distributed inhomogeneity of the trap density along the channel and within the gate oxide. By averaging the spectra of identical MOSFETs on a wafer the measured non-1/f noise spectra reduce to a 1/f characteristics. On the basis of these measurement data a noise model for circuit simulation is developed, which reproduces the low-frequency noise spectrum with a single model parameter for all gate lengths and under any bias conditions.
- Published
- 2005
19. Channel noise enhancement in small geometry MOSFET and its influence on phase noise calculation of integrated voltage-controlled oscillator
- Author
-
Tatsuya Ohguro, K. Kojima, and Nobuyuki Itoh
- Subjects
Physics ,Burst noise ,Noise temperature ,Noise generator ,Channel length modulation ,Modeling and Simulation ,Noise spectral density ,Phase noise ,Geometry ,Flicker noise ,Electrical and Electronic Engineering ,Noise (electronics) ,Computer Science Applications - Abstract
Channel noise enhancement due to MOSFET scaling and its influence on phase noise estimation of fully integrated VCO have been studied. The channel noise of MOSFET increases due to the hot electron effect of small geometry MOSFET is obvious. The channel noise coefficient, γ, of NMOS is 3.5 for 40-nm gate length, 2.0 for 90-nm gate length in spite of being ⅔ for long channels MOSFET. Simultaneously, calculation of phase noise of fully integrated VCO shows large difference using γ=⅔ because the part of noise performance of VCO gain-cell depends on channel noise of MOSFET. Calculated phase noise showed good agreement with measured data when the optimum value of channel noise of MOSFET was adopted. Copyright © 2005 John Wiley & Sons, Ltd.
- Published
- 2005
20. 1.5-nm Gate oxide CMOS on [110] surface-oriented Si substrate
- Author
-
Hisayo Momose, K. Kojima, Tatsuya Ohguro, Yoshiaki Toyoshima, and S. Nakamura
- Subjects
Negative-bias temperature instability ,Materials science ,business.industry ,Transconductance ,Cutoff frequency ,Electronic, Optical and Magnetic Materials ,CMOS ,Gate oxide ,Low-power electronics ,MOSFET ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Quantum tunnelling - Abstract
The dc and RF analog characteristics of ultrathin gate oxide CMOS on [110] surface-oriented Si substrates were investigated for the first time. The transconductance of p-MOSFETs on [110] substrates is 1.9 times greater than that on [100] substrates even in gate oxides in the direct-tunneling regime. An extremely high cutoff frequency of 110 GHz was obtained in 0.11 /spl mu/m gate length p-MOSFETs with 1.5 nm gate oxides. This is the highest value ever obtained for p-channel Si MOSFETs at room temperature. Further, it was demonstrated that more than 100 GHz of cutoff frequency is realized both for n- and p-MOSFETs. Thus, using [110] substrates results in a better balance for n- and p-MOS performances. The SiO/sub 2/ film and SiO/sub 2//Si interface qualities on [110] substrates were also investigated. In this experiment, it was found that direct-tunneling gate leakage current and initial 1/f noise of MOSFETs on [110] substrates are larger than those on [100] substrates. The reliability regarding Negative Bias Temperature Instability (NBTI) for p-MOSFETs on [110] substrates was also inferior to that for [100] MOSFETs. However, with a high-k insulator or improvement of the SiO/sub 2/ film quality, high mobility of p-MOSFETs on [110] substrates will have a potential not only for digital applications but also for new RF analog circuits under low supply voltage.
- Published
- 2003
21. Ultrathin gate oxide CMOS on [111] surface-oriented Si substrate
- Author
-
Tatsuya Ohguro, Hiroshi Iwai, S. Nakamura, Hidemi Ishiuchi, Hisayo Momose, and Yoshiaki Toyoshima
- Subjects
Electron mobility ,Materials science ,business.industry ,Oxide ,Electrical engineering ,Time-dependent gate oxide breakdown ,Substrate (electronics) ,Electronic, Optical and Magnetic Materials ,chemistry.chemical_compound ,chemistry ,Gate oxide ,MOSFET ,Optoelectronics ,Wafer ,Electrical and Electronic Engineering ,business ,Hot-carrier injection - Abstract
The properties of ultrathin gate oxides in the direct-tunneling regime and the characteristics of the related CMOS transistors on a [111] surface-oriented Si substrate were investigated and compared with those on a [100] substrate for the first time. It was confirmed that low field mobility of n-MOSFETs on the [111] substrate is smaller than that on the [100] substrate and that of p-MOSFETs on [111] is larger than that on [100] until the direct-tunneling gate oxide regime. It has been found that most of the electrical properties of MOSFETs, with the notable exception of mobility, become almost identical for [100] and [111] substrates when the oxide thickness is reduced to less than 2.0 nm. Some of the properties are quite different between the two substrates for the thicker oxide case. It has been found that the reliability of hot carrier injection and time-dependent dielectric breakdown (TDDB) of the oxides and MOSFETs on the [111] substrate is slightly better than that on the [100] substrate. In addition, the characteristics and reliability of oxides and MOSFETs on a wafer tilted 4/spl deg/ from [100] axis were investigated. It was found that there are few differences in the mobility between [100] and [100] 4/spl deg/ off substrates for both n- and p-MOSFET cases. The reliability of oxides or MOSFETs on the wafer was identical to that on normal [100] substrate. These results suggest that ultrathin gate oxide MOSFETs on Si surfaces with various orientations are likely to have practical applications. This is good news for possible future new structures of MOSFETs such as vertical or three-dimensional (3-D) MOSFETs.
- Published
- 2002
22. NiSi salicide technology for scaled CMOS
- Author
-
Shun-ichiro Ohmi, Tatsuya Ohguro, and Hiroshi Iwai
- Subjects
Materials science ,Silicon ,business.industry ,Contact resistance ,chemistry.chemical_element ,Integrated circuit ,Condensed Matter Physics ,Salicide ,Atomic and Molecular Physics, and Optics ,Surfaces, Coatings and Films ,Electronic, Optical and Magnetic Materials ,law.invention ,chemistry.chemical_compound ,CMOS ,chemistry ,law ,Electrode ,Silicide ,Forensic engineering ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Sheet resistance - Abstract
Salicide is one of the indispensable techniques for high-performance logic devices and its importance increases as the device dimensions become small towards sub-100 nm and hence, the source/drain sheet resistance becomes large. TiSi2 used popularly as the silicide material has been eventually replaced by CoSi2, because of its relatively stable nature during the salicide process. For sub-100-nm technology node, CoSi2 is expected to be further replaced by NiSi. NiSi has several advantages over TiSi2 and CoSi2 for the ultra-small CMOS process. They are (1) low temperature silicidation process, (2) low silicon consumption, (3) no bridging failure property, (4) smaller mechanical stress, (5) no adverse narrow line effect on sheet resistance, (6) smaller contact resistance for both n- and p-Si, and (7) higher activation rate of B for SiGe poly gate electrode. In this paper, NiSi salicide technology is explained.
- Published
- 2002
23. Self-aligned Bottom Source Tunnel Field-Effect Transistor (Btm-S TFET) with Si:C and Si:P Epitaxial Process
- Author
-
S. Kawanaka, Toshitaka Miyata, S. Mori, M. Goto, E. Sugizaki, A. Hokazono, Y. Kondo, and Tatsuya Ohguro
- Subjects
Materials science ,business.industry ,Electronic engineering ,Process (computing) ,Optoelectronics ,business ,Tunnel field-effect transistor ,Epitaxy - Published
- 2014
24. Ultrathin gate oxide CMOS with nondoped selective epitaxial Si channel layer
- Author
-
Eiji Morifuji, Tatsuya Ohguro, S. Nakamura, Hiroyuki Sugaya, Hiroshi Iwai, and Hisayo Momose
- Subjects
Materials science ,Silicon ,business.industry ,Transconductance ,Transistor ,Electrical engineering ,Oxide ,chemistry.chemical_element ,Time-dependent gate oxide breakdown ,Hardware_PERFORMANCEANDRELIABILITY ,Electronic, Optical and Magnetic Materials ,law.invention ,chemistry.chemical_compound ,CMOS ,chemistry ,Hardware_GENERAL ,law ,Gate oxide ,MOSFET ,Hardware_INTEGRATEDCIRCUITS ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Hardware_LOGICDESIGN - Abstract
The nondoped selective epitaxial Si channel technique has been applied to ultrathin gate oxide CMOS transistors. It was confirmed that drain current drive and transconductance are improved in the epitaxial channel MOSFETs with ultrathin gate oxides in the direct-tunneling regime. It was also found that the epitaxial Si channel noticeably reduces the direct-tunneling gate leakage current. The relation between channel impurity concentration and direct-tunneling gate leakage current was investigated in detail. It was confirmed that the lower leakage current in epitaxial channel devices was not completely explained by the lower impurity concentration in the channel. The results suggest that the improved leakage current in the epitaxial channel case is attributable to the improvement of some aspect of the oxide film quality, such as roughness or defect density, and that the improvement of the oxide film quality is essential for ultrathin gate oxide CMOS. AFM and 1/f noise results support that SiO/sub 2/-Si interface quality in epitaxial Si channel MOSFETs is improved. Good performance and lower leakage current of TiN gate electrode CMOS was also demonstrated.
- Published
- 2001
25. Cutoff frequency and propagation delay time of 1.5-nm gate oxide CMOS
- Author
-
Eiji Morifuji, Masanobu Saito, Hisayo Momose, Hiroshi Iwai, Tatsuya Ohguro, and Takashi Yoshitomi
- Subjects
Materials science ,business.industry ,Electrical engineering ,Propagation delay ,Cutoff frequency ,Electronic, Optical and Magnetic Materials ,CMOS ,Gate oxide ,Low-power electronics ,MOSFET ,Optoelectronics ,Cutoff ,Electrical and Electronic Engineering ,business ,Quantum tunnelling - Abstract
The high-frequency AC characteristics of 1.5-nm direct-tunneling gate SiO/sub 2/ CMOS are described. Very high cutoff frequencies of 170 GHz and 235 GHz were obtained for 0.08-/spl mu/m and 0.06-/spl mu/m gate length nMOSFETs at room temperature. Cutoff frequency of 65 GHz was obtained for 0.15-/spl mu/m gate length pMOSFETs using 1.5-nm gate SiO/sub 2/ for the first time. The normal oscillations of the 1.5-nm gate SiO/sub 2/ CMOS ring oscillators were also confirmed. In addition, this paper investigates the cutoff frequency and propagation delay time in recent small-geometry CMOS and discusses the effect of gate oxide thinning. The importance of reducing the gate oxide thickness in the direct-tunneling regime is discussed for sub-0.1-/spl mu/m gate length CMOS in terms of high-frequency, high-speed operation.
- Published
- 2001
26. Hot-carrier reliability of ultra-thin gate oxide CMOS
- Author
-
Eiji Morifuji, Hisayo Momose, Toyota Morimoto, Takashi Yoshitomi, Hiroshi Iwai, Tatsuya Ohguro, Shin-ichi Nakamura, and Yasuhiro Katsumata
- Subjects
Negative-bias temperature instability ,Materials science ,business.industry ,Transconductance ,Gate dielectric ,Electrical engineering ,Equivalent oxide thickness ,Time-dependent gate oxide breakdown ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,Gate oxide ,Materials Chemistry ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Metal gate ,AND gate - Abstract
Hot-carrier degradation on electrical characteristics of MOSFETs in the direct-tunneling regime of the gate oxide was investigated under a wide range of conditions, namely stress bias, oxide thickness, gate length, and channel-type dependence. It was confirmed that the transconductance degradation of n-MOSFETs with thinner gate oxides is smaller than that of thicker gate oxide MOSFETs, in spite of larger gate direct-tunneling leakage current and larger hot-carrier generation. For p-MOSFETs, little degradation was observed under all conditions of stress bias, oxide thickness, and gate length.
- Published
- 2000
27. Power Si-MOSFET operating with high efficiency under low supply voltage
- Author
-
Tatsuya Ohguro, Toyota Morimoto, Takashi Yoshitomi, K. Matsuzaki, Masanobu Saito, Eiji Morifuji, K. Murakami, Yasuhiro Katsumata, Hiroshi Iwai, and Hisayo Momose
- Subjects
Power-added efficiency ,Materials science ,business.industry ,Transconductance ,Electrical engineering ,Time-dependent gate oxide breakdown ,Electronic, Optical and Magnetic Materials ,MOSFET ,Optoelectronics ,Breakdown voltage ,Electrical and Electronic Engineering ,Power MOSFET ,business ,Metal gate ,Low voltage - Abstract
A design method for RF power Si-MOSFETs suitable for low-voltage operation with high power-added efficiency is presented. In our experiments, supply voltages from 1 V to 3 V are examined. As the supply voltage is decreased, degradation of transconductance also takes place. However, this problem is overcome, even at extremely low supply voltages, by adopting a short gate length and also increasing the N/sup -/ extension impurity concentration-which determines the source-drain breakdown voltage (V/sub dss/)-and thinning the gate oxide-which determines the TDDB between gate and drain. Additionally, in order to reduce gate resistance, the Co-salicide process is adopted instead of metal gates. With salicide gates, a 0.2 /spl mu/m gate length is easily achieved by poly Si RIE etching, while if metal gates were chosen, the metal film itself would have to be etched by RIE and it would be difficult to achieve such a small gate length. Although the resistance of a Co-salicided gate is higher than that of metal gate, there is no evidence of a difference in power-added efficiency when the finger length is below 100 /spl mu/m. It is demonstrated that 0.2 /spl mu/m gate length Co-salicided Si MOSFETs can achieve a high power-added efficiency of more than 50% in 2 GHz RF operation with an adequate breakdown voltage (V/sub dss/). In particular, an efficiency of more than 50% was confirmed at the very low supply voltage of 1.0 V, as well as at higher supply voltages such as 2 V and 3 V. Small gate length Co-salicided Si-MOSFETs are a good candidate for low-voltage, high-efficiency RF power circuits operating in the 2 GHz range.
- Published
- 2000
28. Thermal stability of CoSi/sub 2/ film for CMOS salicide
- Author
-
Yasuhiro Katsumata, Tatsuya Ohguro, Masanobu Saito, Toyota Morimoto, Takashi Yoshitomi, Hiroshi Iwai, Hisayo Momose, and Eiji Morifuji
- Subjects
Materials science ,business.industry ,Time-dependent gate oxide breakdown ,Salicide ,Electronic, Optical and Magnetic Materials ,chemistry.chemical_compound ,Ion implantation ,chemistry ,Gate oxide ,Sputtering ,Silicide ,Electronic engineering ,Optoelectronics ,Thermal stability ,Electrical and Electronic Engineering ,business ,Sheet resistance - Abstract
We describe the relationship between the sheet resistance of Co-silicided poly-Si and various doping elements. The surface condition of the poly-Si before Co sputtering plays an important role in suppressing the "narrow line effect," in which the silicide sheet resistance degrades as the gate length decreases. Si-O and Si-C bonding takes place in the gate poly-Si during RIE processing for gate side-wall formation when there is no CVD SiO/sub 2/ gate cap. This leads to the sheet resistance degradation of CoS/sub 2/ when the gate length is reduced. The degradation becomes less severe as the weight of the ions implanted during gate poly-Si doping increases, because the bonding is inhibited by heavier ions. The best way to suppress this degradation, however, is to prevent exposure of gate poly-Si surface by implementing a CVD SiO/sub 2/ cap during gate side-wall formation. When this is done, the sheet resistance degradation does not occur even when the gate length is 0.1 /spl mu/m for all types of implanted ions. We also observed thermal stability of the sheet resistance up to 1000/spl deg/C. That can be improved, as well as narrow line effect, by using this cap process. However, the thermal stability of gate oxide TDDB depends on the type of ion implantation. The temperature at which degradation of TDDB begins rises as the weight of the implanted ions increased. This degradation depends on the grain size, and grains increase in size as the weight increases. The highest temperature before the onset of TDDB degradation is seen with in-situ phosphorus-doped n/sup +/ polysilicon, because the grain size is greatest in this case.
- Published
- 2000
29. A study of self-aligned doped channel MOSFET structure for low power and low 1/f noise operation
- Author
-
Yasunori Miyahara, Tatsuya Ohguro, Eiji Morifuji, H. Kimijima, Toyota Morimoto, Takashi Yoshitomi, Yasuhiro Katsumata, Hiroshi Iwai, Hisayo Momose, and Shinnichiro Ishizuka
- Subjects
Materials science ,business.industry ,Doping ,Electrical engineering ,Condensed Matter Physics ,Diffusion capacitance ,Noise (electronics) ,Electronic, Optical and Magnetic Materials ,Power (physics) ,Low noise ,CMOS ,MOSFET ,Materials Chemistry ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Communication channel - Abstract
A self-Aligned Doped Channel (SADC) is proposed and investigated for the first time. In the SADC process, the channel doping process is carried out by using solid phase diffusion from the gate; hence the doping region is fully self-aligned to the gate, and the junction capacitance can be reduced. In addition, the implantation damage in the channel is reduced. We obtained 0.25 μm gate length nMOSFETs with low noise and low power consumption by using the SADC structure. Hence, this structure is attractive for small geometry RF CMOS devices.
- Published
- 1999
30. A high performance 0.15 μm buried channel pMOSFET with extremely shallow counter doped channel region using solid phase diffusion
- Author
-
Toyota Morimoto, Takashi Yoshitomi, Tatsuya Ohguro, Eiji Morifuji, Hiroshi Iwai, Hisayo Momose, Hideki Oguma, Yasuhiro Katsumata, and H. Kimijima
- Subjects
Materials science ,business.industry ,Doping ,Electrical engineering ,chemistry.chemical_element ,Phase diffusion ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,Threshold voltage ,chemistry ,Phase (matter) ,Materials Chemistry ,Optoelectronics ,Electrical and Electronic Engineering ,Diffusion (business) ,Boron ,business ,Silicate glass ,Communication channel - Abstract
A new process for a counter-doped region suitable for a 0.15 μm (gate length) buried channel (BC) pMOSFET is presented. At present serious short-channel effects of BC p-MOSFETs are recognized broadly as prohibitive for application at 0.1 μm. In order to realize 0.15 μm BC pMOSFETs, we propose a new process step, making use of a boron solid phase diffused channel (SPDC) from a Boron-doped silicate glass (BSG) to form an extremely shallow counter-doped region, which enables suppression of short-channel effects. Devices fabricated in this way exhibit good short-channel behavior at 0.15 μm gate length and, additionally, provide an excellent current driving-ability. Threshold voltage control is easy by optimizing the diffusion condition. We propose SPDC as a suitable process applicable to 0.2–0.1 μm BC p-MOSFET.
- Published
- 1999
31. An 0.18-μm CMOS for mixed digital and analog applications with zero-volt-V/sub th/ epitaxial-channel MOSFETs
- Author
-
Hiroshi Iwai, S. Nakamura, Eiji Morifuji, Hiroshi Naruse, H. Sasaki Momose, Toyota Morimoto, Takashi Yoshitomi, Yasuhiro Katsumata, Tatsuya Ohguro, Hiroyuki Sugaya, and H. Kimijima
- Subjects
Materials science ,Analogue electronics ,Silicon ,business.industry ,Electrical engineering ,chemistry.chemical_element ,Electronic, Optical and Magnetic Materials ,PMOS logic ,CMOS ,chemistry ,Low-power electronics ,MOSFET ,Optoelectronics ,Electrical and Electronic Engineering ,business ,NMOS logic ,Voltage - Abstract
An 0.18-/spl mu/m CMOS technology with multi-V/sub th/s for mixed high-speed digital and RF-analog applications has been developed. The V/sub th/s of MOSFETs for digital circuits are 0.4 V for NMOS and -0.4 V for PMOS, respectively. In addition, there are n-MOSFET's with zero-volt-V/sub th/ for RF analog circuits. The zero-volt-V/sub th/ MOSFETs were made by using undoped epitaxial layer for the channel regions. Though the epitaxial film was grown by reduced pressure chemical vapor deposition (RP-CVD) at 750/spl deg/C, the film quality is as good as the bulk silicon because high pre-heating temperature (940/spl deg/C for 30 s) is used in H/sub 2/ atmosphere before the epitaxial growth. The epitaxial channel MOSFET shows higher peak g/sub m/ and f/sub T/ values than those of bulk cases. Furthermore, the g/sub m/ and f/sub T/ values of the epitaxial channel MOSFET show significantly improved performances under the lower supply voltage compared with those of bulk. This is very important for RF analog application for low supply voltage. The undoped-epitaxial-channel MOSFETs with zero-V/sub th/ will become a key to realize high-performance and low-power CMOS devices for mixed digital and RF-analog applications.
- Published
- 1999
32. High performance of silicided silicon-sidewall source and drain (S/sup 4/D) structure
- Author
-
Tatsuya Ohguro, M. One, Hiroshi Iwai, Eiji Morifuji, Masanobu Saito, Yasuhiro Katsumata, Toyota Morimoto, Hisayo Momose, and Takashi Yoshitomi
- Subjects
Materials science ,Silicon ,Equivalent series resistance ,business.industry ,Doping ,Electrical engineering ,chemistry.chemical_element ,Electronic, Optical and Magnetic Materials ,chemistry.chemical_compound ,chemistry ,Electrical resistance and conductance ,Gate oxide ,Electrode ,Silicide ,MOSFET ,Optoelectronics ,Electrical and Electronic Engineering ,business - Abstract
A silicided silicon-sidewall source and drain (S/sup 4/D) structure is proposed for sub-0.1-/spl mu/m devices. The merit of the S/sup 4/D structure is that the series resistance of the source and drain is significantly reduced since the silicide layer is attached very close to the gate electrode and the silicon sidewall can be doped very highly. Thus, very high drain current drive can be expected, Another advantage of this structure is that the source and drain extensions are produced by the solid-phase diffusion of boron from the highly doped silicon-sidewall. Thus, shallow extensions with very high doping can be realized. A 75-nm gate length pMOSFET fabricated with this structure is shown to exhibit excellent electrical characteristics.
- Published
- 1998
33. Study of the manufacturing feasibility of 1.5-nm direct-tunneling gate oxide MOSFETs: uniformity, reliability, and dopant penetration of the gate oxide
- Author
-
S. Nakamura, Hiroshi Iwai, Eiji Morifuji, Toyota Morimoto, Takashi Yoshitomi, Yasuhiro Katsumata, Tatsuya Ohguro, and Hisayo Momose
- Subjects
Materials science ,Dopant ,business.industry ,Electrical engineering ,Oxide ,Time-dependent gate oxide breakdown ,Electronic, Optical and Magnetic Materials ,Threshold voltage ,chemistry.chemical_compound ,chemistry ,Gate oxide ,MOSFET ,Optoelectronics ,Wafer ,Electrical measurements ,Electrical and Electronic Engineering ,business - Abstract
Although direct tunneling gate oxide MOSFETs are expected to be useful in high-performance applications of future large-scale integrated circuits (LSIs), there are many concerns related to their manufacture. The uniformity, reliability, and dopant penetration of 1.5-nm direct-tunneling gate oxide MOSFETs were investigated for the first time. The variation of oxide thickness in an entire 150-mm wafer was evaluated by TEM and electrical measurements. Satisfactory values of standard deviations in the TEM measurements and threshold voltage measurements for MOSFETs with a gate area of 5 /spl mu/m/spl times/0.75 /spl mu/m, were obtained. These values improved significantly in the case of MOS capacitors with larger gate areas. The oxide breakdown field and the reliability with respect to charge injection were evaluated for the 1.5-nm gate oxides and found to be better than those of thicker gate oxides. Dopant penetration was not observed in n/sup +/ polysilicon gates subjected to RTA at 1050/spl deg/C for 20 s and furnace annealing at 850/spl deg/C for 30 min. Although much more data will be required to judge the manufacturing feasibility, these results suggest that 1.5-nm direct-tunneling oxide MOSFETs are likely to have many practical applications.
- Published
- 1998
34. Undoped epitaxial Si channel n-MOSFET grown by UHV-CVD with preheating
- Author
-
H. Kimijima, Naoharu Sugiyama, Koji Usuda, Tatsuya Ohguro, Yasuhiro Katsumata, Masanobu Saito, Mizuki Ono, Takashi Yoshitomi, Hiroshi Iwai, Hisayo Momose, and S. Imai
- Subjects
Materials science ,Silicon ,business.industry ,Transconductance ,chemistry.chemical_element ,Epitaxy ,Electronic, Optical and Magnetic Materials ,Crystal ,chemistry ,MOSFET ,Electronic engineering ,Optoelectronics ,Electrical and Electronic Engineering ,Power MOSFET ,business ,Science, technology and society ,Layer (electronics) - Abstract
Undoped epitaxial channel n-MOSFET with high transconductance was developed. In order to obtain a good crystal quality of the epitaxial layer and, thus, to achieve high performance, it is important to reduce the oxygen concentration at the epitaxial Si/Si substrate interface. In this paper, we describe the relationship between the electrical characteristics and the surface density of oxygen at the epitaxial Si/Si substrate. We also describe the dependence of the electrical characteristics on epitaxial Si thickness. The g/sub m/ of n-MOSFET with 40-nm epitaxial Si for 0.10-/spl mu/m gate length was 630 mS/mm at V/sub d/-1.5 V, and the drain current was 0.77 mA//spl mu/m. This g/sub m/ value in the case of the epitaxial Si channel is about 20% larger than that of bulk the MOSFET. These results show that epitaxial Si channel MOSFET's are useful for future high-speed ULSI devices.
- Published
- 1998
35. 0.15-μm RF CMOS technology compatible with logic CMOS for low-voltage operation
- Author
-
Masanobu Saito, Mizuki Ono, Hiroshi Tanimoto, Hiroshi Iwai, Hisayo Momose, Tatsuya Ohguro, N. Ito, Takashi Yoshitomi, and Ryuichi Fujimoto
- Subjects
Engineering ,business.industry ,Bipolar junction transistor ,Electrical engineering ,Hardware_PERFORMANCEANDRELIABILITY ,Noise figure ,Cutoff frequency ,Electronic, Optical and Magnetic Materials ,Integrated injection logic ,CMOS ,Hardware_GENERAL ,Hardware_INTEGRATEDCIRCUITS ,Radio frequency ,Electrical and Electronic Engineering ,business ,Low voltage ,AND gate ,Hardware_LOGICDESIGN - Abstract
Radio Frequency (RF) CMOS is expected to replace bipolar and GaAs MESFETs in RF front-end ICs for mobile telecommunications devices in the near future. In order for the RF CMOS to be popularly used in this application, compatibility of its process for high-speed logic CMOS and low supply voltage operation are important for low fabrication cost and low power consumption. In this paper, a 0.15-/spl mu/m RF CMOS technology compatible with logic CMOS for low-voltage operation is described. Because the fabrication process is the same as the high-speed logic CMOS, manufacturability of this technology is excellent. Some of the passive elements can be integrated without changing the process and others can be integrated with the addition of a few optional processes. Mixed RF and logic CMOS devices in a one-chip LSI can be realized with relatively low cost. Excellent high-frequency characteristics of small geometry silicon MOSFETs with low-power supply voltage are demonstrated. Cutoff frequency of 42 GHz of n-MOSFETs, which is almost the same level at that of general high-performance silicon bipolar transistors, was obtained. N-MOSFET's maintained enough high cutoff frequency of 32 GHz even at extremely low supply voltage of 0.5 V. Moreover, it was confirmed that degradation of minimum noise figure for deep submicron MOSFETs with 0.5 V operation is sufficiently small compared with 2.0 V operation. These excellent high-frequency characteristics of small geometry silicon MOSFETs under low-voltage operation are suitable for mobile telecommunications applications.
- Published
- 1998
36. On the validity of conventional MOSFET nonlinearity characterization at RF switching
- Author
-
Hans Jurgen Mattausch, M. Taguchi, Tatsuya Ohguro, Y. Takeda, S. Kumashiro, Dondee Navarro, Takahiro Iizuka, M. Miura-Mattausch, and S. Miyamoto
- Subjects
Physics ,Frequency response ,Third order ,Total harmonic distortion ,Harmonics ,MOSFET ,Harmonic ,Electronic engineering ,Radio frequency ,Electrical and Electronic Engineering ,Condensed Matter Physics ,Cutoff frequency ,Computational physics - Abstract
We analyze the linearity of metal oxide semiconductor field effect transistors (MOSFETs) at radio frequency switching using the conventional extraction method of IP3, measured harmonic distortion (HD), and a surface-potential-based MOSFET model for circuit-simulation. The applicability of the conventional extraction method of IP3 at low frequency to represent IP3 at high frequency is also investigated. At low frequency, measured HD characteristics and extracted IP3 values correspond to the prediction by the model which adopts the quasistatic approximation, i.e., instantaneous carrier response is assumed. Beyond half of the cutoff frequency, the carrier response delay enhances the MOSFET nonlinearity, which is manifested by a decreased first order harmonic and a pronounced curvature of the third order harmonic. Consequently, the conventional extraction method of IP3 value from the intersection point of linearly extrapolated first and third harmonics becomes unreliable
- Published
- 2006
37. Prospects for low-power, high-speed MPUs using 1.5 nm direct-tunneling gate oxide MOSFETs
- Author
-
S. Nakamura, Hiroshi Iwai, Hisayo Momose, Masanobu Saito, Mizuki Ono, Takashi Yoshitomi, and Tatsuya Ohguro
- Subjects
Materials science ,business.industry ,Electrical engineering ,Time-dependent gate oxide breakdown ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,Power (physics) ,Gate oxide ,Materials Chemistry ,Optoelectronics ,High current ,Electrical and Electronic Engineering ,business ,Quantum tunnelling ,Voltage - Abstract
The ability to operate 1.5 nm direct-tunneling gate oxide MOSFETs at low power and high speed with a low supply voltage in the 0.5 V range is investigated. We extrapolate the performance of current high-end MPUs assuming that conventional 0.4 μm MOSFETs are replaced by such direct-tunneling gate oxide MOSFETs. A simple estimate shows that the high current drive of direct-tunneling gate oxide MOSFETs may lead to MPUs which operate at frequencies several times higher than today's, while consuming several times less power.
- Published
- 1997
38. A hot-carrier degradation mechanism and electrical characteristics in S/sup 4/D n-MOSFET's
- Author
-
Yasuhiro Katsumata, Eiji Morifuji, Tatsuya Ohguro, Mizuki Ono, Masanobu Saito, Hisayo Momose, Toyota Morimoto, Takashi Yoshitomi, and Hiroshi Iwai
- Subjects
Materials science ,Silicon ,business.industry ,Transconductance ,Electrical engineering ,chemistry.chemical_element ,Electronic, Optical and Magnetic Materials ,Impact ionization ,chemistry ,Etching ,MOSFET ,Degradation (geology) ,Optoelectronics ,Electrical and Electronic Engineering ,Hot carrier reliability ,business ,Hot carrier degradation - Abstract
A silicided silicon-sidewall source and drain (S/sup 4/D) nMOSFET is demonstrated and its hot carrier reliability is investigated for the first time. This S/sup 4/D nMOSFET exhibited high drain current and well-suppressed short channel effects concurrently. In spite of the impact ionization rate issue, the S/sup 4/D structure offers a major improvement in current and transconductance degradations as compared with the LDD structure. The mechanism of the improved hot carrier reliability is explained using a two-dimensional (2-D) simulation.
- Published
- 1997
39. The Demonstration of Complementary Tunnel FET with Vertical Tunneling Junction Structure Compatible with Si CMOS Platform
- Author
-
Tatsuya Ohguro, Toshitaka Miyata, Kiyotaka Miyano, Yoshiaki Toyoshima, Y. Kondo, E. Sugizaki, K. Adachi, Shigeru Kawanaka, Masakazu Goto, and Akira Hokazono
- Subjects
Materials science ,CMOS ,business.industry ,Structure (category theory) ,Optoelectronics ,Nanotechnology ,business ,Quantum tunnelling - Published
- 2013
40. Gate Oxide Thickness Dependence of Intrinsic Gain and Flicker Noise in InGaZnO Thin Film Transistors
- Author
-
Hisayo Momose, T. Morooka, Kazuya Fukase, S. Toriyama, S. Nakano, and Tatsuya Ohguro
- Subjects
Intrinsic gain ,Materials science ,Thin-film transistor ,Gate oxide ,business.industry ,Optoelectronics ,Flicker noise ,business - Published
- 2013
41. 1.5 nm direct-tunneling gate oxide Si MOSFET's
- Author
-
Tatsuya Ohguro, Mizuki Ono, Takashi Yoshitomi, S. Nakamura, Hiroki Sasaki, Hiroshi Iwai, and Masanobu Saito
- Subjects
Materials science ,business.industry ,Transconductance ,Electrical engineering ,Time-dependent gate oxide breakdown ,Electronic, Optical and Magnetic Materials ,Reliability (semiconductor) ,Gate oxide ,Rapid thermal processing ,MOSFET ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Metal gate ,Quantum tunnelling - Abstract
In this paper, normal operation of a MOSFET with an ultra-thin direct-tunneling gate oxide is reported for the first time. These high current drive n-MOSFET's were fabricated with a 1.5 nm direct-tunneling gate oxide. They operate well at gate lengths of around 0.1 /spl mu/m, because the gate leakage current falls in proportional to the gate length, while the drain current increases in inverse proportion. A current drive of more than 1.0 mA//spl mu/m and a transconductance of more than 1,000 mS/mm were obtained at a gate length of 0.09 /spl mu/m at room temperature. These are the highest values ever obtained with Si MOSFET's at room temperature. Further, hot-carrier reliability is shown to improve as the thickness of the gate oxide is reduced, even in the 1.5 nm case. This work clarifies that excellent performance-a transconductance of over 1,000 mS/mm at room temperature-can be obtained with Si MOSFET's if a high-capacitance gate insulator is used.
- Published
- 1996
42. Realization of high-performance MOSFETs with gate lengths of 0.1 μm or less
- Author
-
Hiroshi Iwai, Hisayo Momose, Mizuki Ono, Tatsuya Ohguro, Takashi Yoshitomi, Masanobu Saito, and S. Nakamura
- Subjects
Materials science ,Channel length modulation ,Computer Networks and Communications ,business.industry ,Gate dielectric ,Electrical engineering ,General Physics and Astronomy ,Short-channel effect ,Time-dependent gate oxide breakdown ,Gate oxide ,MOSFET ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Metal gate ,Leakage (electronics) - Abstract
The reduction of gate length improves the performance of a MOSFET. However, this is difficult to do when the gate length is less than 0.1 μm for numerous reasons. This paper reports the results of improvement of the MOSFET performance employing various means. It was found that the current drive was only 30 percent higher with a gate length of 40 nm than with a gate length of 0.1 μm. Even when the gate oxide was 1.5 nm, which is half the oxide thickness for a direct tunneling leakage limit, it was found that the MOSFETs operate normally and the current drive was 1.6 times higher than when the gate oxide was 3 nm, because of the increase of gate capacitance. When a low-doped thin Si epitaxial layer was used as the intrinsic channel, the channel drive was improved by 20 percent because of higher carrier mobility, compared with the current-driving efficiency of a MOSFET formed by bulk material. The problem of source drain parasitic resistance increase in small-geometry MOSFETs was solved by using a novel device structure, i.e., S4D. Using this new structure, the parasitic resistance was reduced by one order of magnitude. Combining the aforementioned techniques, the current-driving efficiency could be improved further even when the gate length is in the sub-0.1 μm region.
- Published
- 1996
43. Self-aligned nickel-mono-silicide technology for high-speed deep submicrometer logic CMOS ULSI
- Author
-
Masakatsu Tsuchiaki, Iwao Kunishima, Toshihiko Iinuma, Hiroshi Iwai, Tatsuya Ohguro, S. Momose, I. Katakabe, Mizuki Ono, Toyota Morimoto, Hiroomi Nakajima, Yasuhiro Katsumata, and K. Suguro
- Subjects
Materials science ,Dopant ,business.industry ,Contact resistance ,Electrical engineering ,Salicide ,Electronic, Optical and Magnetic Materials ,chemistry.chemical_compound ,chemistry ,CMOS ,Silicide ,MOSFET ,Optoelectronics ,Field-effect transistor ,Electrical and Electronic Engineering ,business ,Sheet resistance - Abstract
A nickel-monosilicide (NiSi) technology suitable for a deep sub-micron CMOS process has been developed. It has been confirmed that a nickel film sputtered onto n/sup +/- and p/sup +/-single-silicon and polysilicon substrates is uniformly converted into the mono-silicide (NiSi), without agglomeration, by low-temperature (400-600/spl deg/C) rapid thermal annealing. This method ensures that the silicided layers have low resistivity. Redistribution of dopant atoms at the NiSi-Si interface is minimal, and a high dopant concentration is achieved at the silicide-silicon interface, thus contributing to low contact resistance. This NiSi technology was used in the experimental fabrication of deep-sub-micrometer CMOS structures; the current drivability of both n- and p-MOSFET's was higher than with the conventional titanium salicide process, and ring oscillator constructed with the new MOSFET's also operated at higher speed. >
- Published
- 1995
44. A study on hot carrier effects on N-MOSFETs under high substrate impurity concentration
- Author
-
Masanobu Saito, Tatsuya Ohguro, Hiroshi Iwai, Takashi Yoshitomi, C. Fiegna, Mizuki Ono, and Hisayo Momose
- Subjects
Electron mobility ,Impact ionization ,Materials science ,Condensed matter physics ,Impurity ,Gate oxide ,Transconductance ,MOSFET ,Analytical chemistry ,Field-effect transistor ,Substrate (electronics) ,Electrical and Electronic Engineering ,Electronic, Optical and Magnetic Materials - Abstract
A systematic investigation of the influences of high substrate doping on the hot carrier characteristics of small geometry n-MOSFETs down to 0.1 /spl mu/m has been carried out. Results indicate that the dependence of substrate current and impact ionization rate on substrate impurity concentration is reversed in long channel and short channel devices. In the long channel case, both increase with rising substrate impurity concentration, while they decrease in the case of short channel devices. An explanation for this phenomenon based on the lucky electron model has been developed. The dependence of other characteristics on impurity concentration has also been studied. The dependence of off-leakage current has been found to fall as the gate oxide is reduced in thickness. Regarding the dependence of hot carrier degradations, the degradation of drain currents becomes smaller as the substrate impurity concentration increases in the case of short channel devices. Further, in the extremely high impurity doping region, a new hot carrier degradation mode was found, in which the maximum transconductance values of n-MOSFETs increase after hot carrier stress. This new degradation mode can be explained in terms of effective channel length shortening caused by electron trapping. >
- Published
- 1995
45. A 40 nm gate length n-MOSFET
- Author
-
Mizuki Ono, Masanobu Saito, Claudio Fiegna, Hiroshi Iwai, Takashi Yoshitomi, and Tatsuya Ohguro
- Subjects
Impact ionization ,Materials science ,Fabrication ,Ashing ,Resist ,Electrode ,MOSFET ,Analytical chemistry ,Substrate (electronics) ,Electrical and Electronic Engineering ,Diffusion (business) ,Electronic, Optical and Magnetic Materials - Abstract
Forty nm gate length n-MOSFETs with ultra-shallow source and drain junctions of around 10 nm are fabricated for the first time. In order to fabricate such small geometry MOSFETs, two special techniques have been adopted. One is a resist thinning technique using isotropic oxygen plasma ashing for the fabrication of 40 nm gate electrodes. The other is a solid phase diffusion technique from phosphorus doped silicated glass (PSG) for the fabrication of 10 nm source and drain junctions. The resulting 40 mm gate length n-MOSFETs operate quite normally at room temperature. Using these n-MOSFETs, we investigated short channel effects and current drivability in the 40 nm region at room temperature. We have also investigated hot-carrier related phenomena in the 40-nm region. Results indicate that the impact ionization rate increases slightly as the gate length is reduced to around 40 nm, and that both impact ionization rate and substrate current fall significantly as V/sub d/ falls below 1.5 V. This demonstrates that reliability as regards degradation due to hot carriers is not a serious problem even in the 40 mm region if V/sub d/ is less than or equal to 1.5 V. >
- Published
- 1995
46. The optimum device parameters for high RF and analog/MS performance in planar MOSFET and FinFET
- Author
-
Yusuke Higashi, Satoshi Inaba, Tatsuya Ohguro, K. Okano, and Yoshiaki Toyoshima
- Subjects
Materials science ,business.industry ,Logic gate ,MOSFET ,Parasitic element ,Electrical engineering ,Flicker noise ,Node (circuits) ,business ,Capacitance ,Noise (electronics) ,Fin (extended surface) - Abstract
In planar MOSFET, the optimization of finger length should be carried out with considering f T , f max and flicker noise because the noise degradation at STI edge effect appears below 1µm. In FinFET, the optimization of not only finger length but also the distance between gate and source, drain contact region and fin pitch are necessary to reduce parasitic resistance and capacitance. According to our measurement results, the flicker noise of FinFET decreases with scaling of fin width and it is possible to satisfy the 24nm technology node requirement in ITRS roadmap 2011 at fin width below 20nm.
- Published
- 2012
47. Session 6: RF
- Author
-
Tatsuya Ohguro and Colin C. McAndrew
- Subjects
Multimedia ,Computer science ,Session (computer science) ,computer.software_genre ,computer - Published
- 2012
48. A new contact plug technique for deep-submicrometer ULSI is employing selective nickel silcidation of polysilicon with a titanium nitride stopper
- Author
-
Akira Nishiyama, Hiroshi Iwai, Iwao Kunishima, Tadashi Iijima, K. Suguro, Y. Ushiku, and Tatsuya Ohguro
- Subjects
Materials science ,Silicon ,business.industry ,Transistor ,Contact resistance ,chemistry.chemical_element ,Nitride ,Electronic, Optical and Magnetic Materials ,law.invention ,Barrier layer ,chemistry ,law ,Electronic engineering ,Optoelectronics ,Electrical and Electronic Engineering ,Tin ,Spark plug ,business ,Layer (electronics) - Abstract
A contact plug technique employing selective nickel silicidation of polysilicon with a titanium nitride barrier layer has been developed. This technique provides a contact resistance equal to that of an unplugged metal contact, while also realizing the flatness of a polysilicon plug over contact regions. Using this technique, a completely silicided plug for both shallow and deep contact holes can be achieved at the same time. The structure of the plug was analyzed using TEM photography, EDX, and electro-diffraction measurements, and the silicidation stopping ability of the TiN layer was confirmed. The low leakage current of junction diodes and lack of transistor characteristic degradation when using the Ni silicided plug are demonstrations of the integrity of this technique. The results indicate that this technology is suitable for deep-submicrometer ULSIs. >
- Published
- 1993
49. A high power-handling RF MEMS tunable capacitor using quadruple series capacitor structure
- Author
-
Tamio Ikehashi, Hideki Shibata, Hiroaki Yamazaki, Masunaga Takayuki, Yoshiaki Sugizaki, Tatsuya Ohguro, Etsuji Ogawa, and Tomohiro Saito
- Subjects
Electrolytic capacitor ,Materials science ,business.industry ,Electrical engineering ,Hardware_PERFORMANCEANDRELIABILITY ,Vacuum variable capacitor ,Decoupling capacitor ,Ferroelectric capacitor ,law.invention ,Capacitor ,Hardware_GENERAL ,law ,Hardware_INTEGRATEDCIRCUITS ,Variable capacitor ,Radio frequency ,business ,Low voltage - Abstract
This paper presents an RF MEMS tunable capacitor that achieves an excellent power-handling property with relatively low actuation voltage. The tunable capacitor consists of two fixed MIM (Metal-Insulator-Metal) capacitors and two MEMS capacitor elements, all connected in series. This quadruple series capacitor (QSC) structure enables reduction of the actuation voltage without sacrificing the power-handling capability, since the MIM capacitor reduces the RF voltage amplitude applied to the MEMS capacitors. The measured result demonstrates +36dBm hot-switching at 85°C with 21V pull-in voltage.
- Published
- 2010
50. Low profile double resonance frequency tunable antenna using RF MEMS variable capacitor for digital terrestrial broadcasting reception
- Author
-
Shuichi Obayashi, Tamio Ikehashi, Hiroki Shoki, Tasuku Morooka, Etsuji Ogawa, Masaki Nishio, Yukako Tsutsumi, Tatsuya Ohguro, Hiroaki Yamazaki, and Tomohiro Saito
- Subjects
Patch antenna ,Engineering ,Coaxial antenna ,business.industry ,Antenna measurement ,Electrical engineering ,Variable capacitor ,Optoelectronics ,Antenna factor ,Antenna noise temperature ,business ,Antenna tuner ,Antenna efficiency - Abstract
It is difficult to realize the built-in antenna for wideband systems, because a frequency bandwidth of the low profile antenna is narrow. A frequency tunable antenna is a technique for wideband characteristics. In this paper a low profile double resonance frequency tunable antenna using MEMS variable capacitors is presented. It has high efficiency over a wide frequency band. Through both resonant portions from 465 to 665 MHz, the efficiency of more than −4 dB and the VSWR of less than 3 are observed in the measurement using the variable capacitor of 0.4–0.9 pF.
- Published
- 2009
Catalog
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.