Search

Your search keyword '"Rossi, Davide"' showing total 1,727 results

Search Constraints

Start Over You searched for: Author "Rossi, Davide" Remove constraint Author: "Rossi, Davide" Search Limiters Available in Library Collection Remove constraint Search Limiters: Available in Library Collection
1,727 results on '"Rossi, Davide"'

Search Results

1. Culsans: An Efficient Snoop-based Coherency Unit for the CVA6 Open Source RISC-V application processor

2. Spatzformer: An Efficient Reconfigurable Dual-Core RISC-V V Cluster for Mixed Scalar-Vector Workloads

3. Occamy: A 432-Core 28.1 DP-GFLOP/s/W 83% FPU Utilization Dual-Chiplet, Dual-HBM2E RISC-V-based Accelerator for Stencil and Sparse Linear Algebra Computations with 8-to-64-bit Floating-Point Support in 12nm FinFET

4. Unleashing OpenTitan's Potential: a Silicon-Ready Embedded Secure Element for Root of Trust and Cryptographic Offloading

5. A Gigabit, DMA-enhanced Open-Source Ethernet Controller for Mixed-Criticality Systems

6. Assessing the Performance of OpenTitan as Cryptographic Accelerator in Secure Open-Hardware System-on-Chips

7. TOP: Towards Open & Predictable Heterogeneous SoCs

8. A Heterogeneous RISC-V based SoC for Secure Nano-UAV Navigation

9. TitanCFI: Toward Enforcing Control-Flow Integrity in the Root-of-Trust

10. Siracusa: A 16 nm Heterogenous RISC-V SoC for Extended Reality with At-MRAM Neural Engine

12. Scalable Hierarchical Instruction Cache for Ultra-Low-Power Processors Clusters

13. PATRONoC: Parallel AXI Transport Reducing Overhead for Networks-on-Chip targeting Multi-Accelerator DNN Platforms at the Edge

14. A 3 TOPS/W RISC-V Parallel Cluster for Inference of Fine-Grain Mixed-Precision Quantized Neural Networks

15. ControlPULP: A RISC-V On-Chip Parallel Power Controller for Many-Core HPC Processors with FPGA-Based Hardware-In-The-Loop Power and Thermal Emulation

16. Marsellus: A Heterogeneous RISC-V AI-IoT End-Node SoC with 2-to-8b DNN Acceleration and 30%-Boost Adaptive Body Biasing

17. Echoes: a 200 GOPS/W Frequency Domain SoC with FFT Processor and I2S DSP for Flexible Data Acquisition from Microphone Arrays

18. Distinct Hodgkin lymphoma subtypes defined by noninvasive genomic profiling

19. DARKSIDE: A Heterogeneous RISC-V Compute Cluster for Extreme-Edge On-Chip DNN Inference and Training

20. Cyber Security aboard Micro Aerial Vehicles: An OpenTitan-based Visual Communication Use Case

21. Hybrid Modular Redundancy: Exploring Modular Redundancy Approaches in RISC-V Multi-Core Computing Clusters for Reliable Processing in Space

22. CVA6 RISC-V Virtualization: Architecture, Microarchitecture, and Design Space Exploration

23. RedMule: A Mixed-Precision Matrix-Matrix Operation Engine for Flexible and Energy-Efficient On-Chip Linear Algebra and TinyML Training Acceleration

24. HULK-V: a Heterogeneous Ultra-low-power Linux capable RISC-V SoC

25. End-to-End DNN Inference on a Massively Parallel Analog In Memory Computing Architecture

26. Kraken: A Direct Event/Frame-Based Multi-sensor Fusion SoC for Ultra-Efficient Visual Processing in Nano-UAVs

27. Scale up your In-Memory Accelerator: Leveraging Wireless-on-Chip Communication for AIMC-based CNN Inference

28. RedMulE: A Compact FP16 Matrix-Multiplication Accelerator for Adaptive Deep Learning on RISC-V-Based Ultra-Low-Power SoCs

29. Geographic Diversity in Public Code Contributions

30. Worldwide Gender Differences in Public Code Contributions

31. Dustin: A 16-Cores Parallel Ultra-Low-Power Cluster with 2b-to-32b Fully Flexible Bit-Precision and Vector Lockstep Execution Mode

32. GVSoC: A Highly Configurable, Fast and Accurate Full-Platform Simulator for RISC-V based IoT Processors

33. A Heterogeneous In-Memory Computing Cluster For Flexible End-to-End Inference of Real-World Deep Neural Networks

35. Vega: A 10-Core SoC for IoT End-Nodes with DNN Acceleration and Cognitive Wake-Up From MRAM-Based State-Retentive Sleep Mode

36. A leukemia-protective germline variant mediates chromatin module formation via transcription factor nucleation.

37. A Fully-Integrated 5mW, 0.8Gbps Energy-Efficient Chip-to-Chip Data Link for Ultra-Low-Power IoT End-Nodes in 65-nm CMOS

38. End-to-end 100-TOPS/W Inference With Analog In-Memory Computing: Are We There Yet?

39. XpulpNN: Enabling Energy Efficient and Flexible Inference of Quantized Neural Network on RISC-V based IoT End Nodes

40. Graphene-based Wireless Agile Interconnects for Massive Heterogeneous Multi-chip Processors

41. An Energy-Efficient Low-Voltage Swing Transceiver for mW-Range IoT End-Nodes

42. A Mixed-Precision RISC-V Processor for Extreme-Edge DNN Inference

43. A transprecision floating-point cluster for efficient near-sensor data analytics

44. DORY: Automatic End-to-End Deployment of Real-World DNNs on Low-Cost IoT MCUs

45. Performance-Aware Predictive-Model-Based On-Chip Body-Bias Regulation Strategy for an ULP Multi-Core Cluster in 28nm UTBB FD-SOI

46. Always-On 674uW @ 4GOP/s Error Resilient Binary Neural Networks with Aggressive SRAM Voltage Scaling on a 22nm IoT End-Node

47. Enabling Mixed-Precision Quantized Neural Networks in Extreme-Edge Devices

48. A 0.5GHz 0.35mW LDO-Powered Constant-Slope Phase Interpolator with 0.22$\%$ INL

49. Arnold: an eFPGA-Augmented RISC-V SoC for Flexible and Low-Power IoT End-Nodes

50. Energy-Efficient Hardware-Accelerated Synchronization for Shared-L1-Memory Multiprocessor Clusters

Catalog

Books, media, physical & digital resources