Search

Your search keyword '"Nouredine Rassoul"' showing total 39 results

Search Constraints

Start Over You searched for: Author "Nouredine Rassoul" Remove constraint Author: "Nouredine Rassoul"
39 results on '"Nouredine Rassoul"'

Search Results

1. Device modeling of two-steps oxygen anneal-based submicron InGaZnO back-end-of-line field-effect transistor enabling short-channel effects suppression

2. Interconnected magnetic tunnel junctions for spin-logic applications

10. Ultra-low Leakage IGZO-TFTs with Raised Source/Drain for Vt > 0 V and Ion > 30 µA/µm.

12. Sequential 3D: Key integration challenges and opportunities for advanced semiconductor scaling.

13. Deposition, Characterization, and Performance of Spinel InGaZnO4

14. Oxygen Defect Stability in Amorphous, C-Axis Aligned, and Spinel IGZO

15. 11‐2: Technology Developments in High‐Resolution FMM‐free OLED and BEOL IGZO TFTs for Power‐Efficient Microdisplays

17. Buried power rail integration for CMOS scaling beyond the 3 nm node

18. Buried Power Rail Integration With FinFETs for Ultimate CMOS Scaling

19. IGZO-Based Compute Cell for Analog In-Memory Computing—DTCO Analysis to Enable Ultralow-Power AI at Edge

20. (Invited) Sub-40mV Sigma VTH Igzo nFETs in 300mm Fab

21. 3-D Sequential Stacked Planar Devices Featuring Low-Temperature Replacement Metal Gate Junctionless Top Devices With Improved Reliability

22. Capacitor-less, Long-Retention (>400s) DRAM Cell Paving the Way towards Low-Power and High-Density Monolithic 3D DRAM

23. Buried Power Rail Integration with Si FinFETs for CMOS Scaling beyond the 5 nm Node

24. Etch process modules development and integration in 3D-SOC applications

25. RIE dynamics for extreme wafer thinning applications

26. Buried metal line compatible with 3D sequential integration for top tier planar devices dynamic Vth tuning and RF shielding applications

27. Patterning challenges for beyond 3nm logic devices: example of an interconnected magnetic tunnel junction

28. Staggered pillar patterning using 0.33NA EUV lithography

29. First Demonstration of 3D stacked Finfets at a 45nm fin pitch and 110nm gate pitch technology on 300mm wafers

30. 3D sequential stacked planar devices on 300 mm wafers featuring replacement metal gate junction-less top devices processed at 525°C with improved reliability

31. Key challenges and opportunities for 3D sequential integration

32. Sequential 3D: Key integration challenges and opportunities for advanced semiconductor scaling

33. Subtractive Etch of Ruthenium for Sub-5nm Interconnect

34. Extreme Thinned-Wafer Bonding Using Low Temperature Curable Polyimide for Advanced Wafer Level Integrations

36. Fabrication of magnetic tunnel junctions connected through a continuous free layer to enable spin logic devices

37. Interconnected magnetic tunnel junctions for spin-logic applications

38. Direct metal etch of ruthenium for advanced interconnect

39. Fabrication of magnetic tunnel junctions connected through a continuous free layer to enable spin logic devices.

Catalog

Books, media, physical & digital resources