Search

Your search keyword '"Agarwal, Alpana"' showing total 110 results

Search Constraints

Start Over You searched for: Author "Agarwal, Alpana" Remove constraint Author: "Agarwal, Alpana" Publication Type Academic Journals Remove constraint Publication Type: Academic Journals
110 results on '"Agarwal, Alpana"'

Search Results

20. An artificial intelligence‐based 4‐to‐10‐bit variable resolution Flash ADC with 3.6 to 1.04 GS/s sampling rate.

29. Voltage Controlled Ring Oscillator with Phase Compensation Technique for Jitter Reduction in 180 nm CMOS Technology.

30. Modelling Key Drivers of Employee Behaviour for Personal and Professional Excellence.

37. Methodology for Hardware testing of an Application Specific Integrated Circuit (ASIC).

39. A low jitter and fast locking all digital phase locked loop with flash based time to digital converter and gain calibrated voltage controlled oscillator.

40. A Scalable Fully-Digital Differential Analog Voltage Comparator.

41. Impact of Social Media on Spiritual Tourism in India: An SEM Analysis of the Critical Factors Impacting on Decision Making.

42. A full input range, 1–1.8 V voltage supply scalable analog voltage comparator in 180nm CMOS.

43. A Wide Frequency Range Low Jitter Integer PLL with Switch and Inverter Based CP in 0.18 μm CMOS Technology.

44. A 2.3 mW Multi-Frequency Clock Generator with −137 dBc/Hz Phase Noise VCO in 180 nm Digital CMOS Technology.

45. Implementation of Low Supply Rail-to-Rail Differential Voltage Comparator on Flexible Hardware for a Flash ADC.

47. Fast digital foreground gain error calibration for pipelined ADC.

48. Highly‐digital voltage scalable 4‐bit flash ADC.

49. Low‐power 10‐bit 100 MS/s pipelined ADC in digital CMOS technology.

50. Power and Area Efficient Pipelined ADC Stage in Digital CMOS Technology.

Catalog

Books, media, physical & digital resources