Search

Your search keyword '"Tuck, Barbara"' showing total 252 results

Search Constraints

Start Over You searched for: Author "Tuck, Barbara" Remove constraint Author: "Tuck, Barbara"
252 results on '"Tuck, Barbara"'

Search Results

101. ASIC sign-off alternatives on the upswing.

102. Make-or-buy library decision faces COT/foundry customers.

103. Complex ASICs straining verification resources.

104. Low power, density, and better tools propel cell-based ASICs.

105. After hard knocks, cycle-based simulators stand their ground.

106. Taking the mystery out of formal methods.

107. ASIC Forum: Confronting the obstacles to core-based ASIC design.

108. Choosing FPGAs, ASICs, or cores for DSP-based system design.

109. Embedded arrays, cell-based ASICs gain popularity for system-on-a-chip designs.

110. Deep submicron changes the face of verification.

111. Trend toward pre-synthesis tools for analyzing and verifying your SOCs.

112. New tools/methodologies increase verification productivity.

113. Four upstarts tout timing closure for SOC physical design.

114. More embedded memory choices for SOC.

115. Various techniques, languages being used to verify system-on-a-chip designs.

116. Linking logical to physical design.

117. SOC design: Hardware/software codesign or a Java-based...

118. It's time to shift to static verification/sign-off.

119. Today's applications fueling competition in datapath synthesis.

120. Standards may facilitate ASIC library development for low...

121. Links from logical to physical a must for deep submicron ASIC design.

122. Design services spreading with promise of speed and...

123. Hardware/software covertification for core-based ASIC...

124. Minimizing power at the implementation level.

125. Hardware/software codesign tools present a system-level approach.

126. Design and business issues surround synthesizable cores.

127. Test-bench tools ease tedious, time-consuming manual efforts.

128. Tools automate retargeting of physical libraries, chip layouts.

129. RTL floorplanner predicts timing, power for deep-submicrom ICs.

130. Deep-submicron RC extraction combines accuracy with speed.

131. Fast HDL-based cycle simulators rescue submicron designers.

132. Face-off: Emulation vs silicon prototyping.

133. Tools, services offer HW/SW verification and system expertise.

134. IP users, vendors struggle to stay on track with silicon.

135. Various paths taken to accelerate advances in HW/SW codesign.

136. Book explains how to design for reusability.

137. EDA/ASIC vendors cooperate on standards for system-on-a-chip design.

139. Support grows for COT/foundry model.

140. Configurable processor core tuned to embedded applications.

141. Build an IP design-reuse infrastructure with Web-based tools, services.

142. Duo does double duty--creates protected IP models and lets users evaluate IP.

143. RTL planner automates logical to physical hierarchy transformation.

144. An emulator for the mainstream designer?

145. Standards to make ASIC libraries accessible to all tools.

146. Cell-based ASIC: Top choice for system-level integration.

147. Moving toward system-on-a-chip testability.

148. Industry moving closer to delay and power calculation...

149. Sematech taps Bell Labs for interconnect analysis at 0.25 ...m and below.

150. Synario offers Windows-based EDA tools.

Catalog

Books, media, physical & digital resources