Search

Showing total 276 results

Search Constraints

Start Over You searched for: Search Limiters Available in Library Collection Remove constraint Search Limiters: Available in Library Collection Search Limiters Full Text Remove constraint Search Limiters: Full Text Topic energy consumption Remove constraint Topic: energy consumption Publication Type Electronic Resources Remove constraint Publication Type: Electronic Resources Journal ieee transactions on circuits & systems. part i: regular papers Remove constraint Journal: ieee transactions on circuits & systems. part i: regular papers
276 results

Search Results

1. Low-Power SAR ADC Design: Overview and Survey of State-of-the-Art Techniques.

2. HD-CIM: Hybrid-Device Computing-In-Memory Structure Based on MRAM and SRAM to Reduce Weight Loading Energy of Neural Networks.

3. Reconfigurable Bit-Serial Operation Using Toggle SOT-MRAM for High-Performance Computing in Memory Architecture.

4. A 5.28-mm² 4.5-pJ/SOP Energy-Efficient Spiking Neural Network Hardware With Reconfigurable High Processing Speed Neuron Core and Congestion-Aware Router.

5. Non-Binary Spin Wave Based Circuit Design.

6. SWPU: A 126.04 TFLOPS/W Edge-Device Sparse DNN Training Processor With Dynamic Sub-Structured Weight Pruning.

7. PL-NPU: An Energy-Efficient Edge-Device DNN Training Processor With Posit-Based Logarithm-Domain Computing.

8. CHAMP: Channel Merging Process for Cost-Efficient Highly-Pruned CNN Acceleration.

9. Distributed Nash Equilibrium Seeking for Aggregative Games With Directed Communication Graphs.

10. Ascend: A Scalable and Energy-Efficient Deep Neural Network Accelerator With Photonic Interconnects.

11. C2PAx: Complexity-Aware Constant Parameter Approximation for Energy-Efficient Tree-Based Machine Learning Accelerators.

12. Sparse Compressed Spiking Neural Network Accelerator for Object Detection.

13. BitS-Net: Bit-Sparse Deep Neural Network for Energy-Efficient RRAM-Based Compute-In-Memory.

14. Methodology for Readout and Ring Oscillator Optimization Toward Energy-Efficient VCO-Based ADCs.

15. Accuracy Optimization With the Framework of Non-Volatile Computing-In-Memory Systems.

16. Incremental Delta-Sigma ADCs: A Tutorial Review.

17. Near-Optimal Decoding of Incremental Delta-Sigma ADC Output.

18. A 2.1 mW 2 MHz-BW 73.8 dB-SNDR Buffer-Embedded Noise-Shaping SAR ADC.

19. Neuromorphic Dynamics of Chua Corsage Memristor.

20. BCA: A 530-mW Multicore Blockchain Accelerator for Power-Constrained Devices in Securing Decentralized Networks.

21. Finite/Fixed-Time Synchronization of Multi-Layer Networks Based on Energy Consumption Estimation.

22. Loading-Aware Reliability Improvement of Ultra-Low Power Memristive Neural Networks.

23. A New Approach of Formation Control for Multi-Agent Systems With Environmental Changes.

24. A Charge-Domain Scalable-Weight In-Memory Computing Macro With Dual-SRAM Architecture for Precision-Scalable DNN Accelerators.

25. Zero Aware Configurable Data Encoding by Skipping Transfer for Error Resilient Applications.

26. An Approximate Memory Architecture for Energy Saving in Deep Learning Applications.

27. Energy-Efficient Spectral Analysis Method Using Autoregressive Model-Based Approach for Internet of Things.

28. A 197.1-μW Wireless Sensor SoC With an Energy-Efficient Analog Front-End and a Harmonic Injection-Locked OOK TX.

29. Efficient Design of Spiking Neural Network With STDP Learning Based on Fast CORDIC.

30. High-Speed LDPC Decoders Towards 1 Tb/s.

31. A Real-Time Architecture for Pruning the Effectual Computations in Deep Neural Networks.

32. Memory Access Optimization for On-Chip Transfer Learning.

33. A High-Performance Bidirectional Architecture for the Quasi-Comparison-Free Sorting Algorithm.

34. Fully Integrated Analog Machine Learning Classifier Using Custom Activation Function for Low Resolution Image Classification.

35. Frequency Splitting Elimination and Utilization in Magnetic Coupling Wireless Power Transfer Systems.

36. A 0.14-to-0.29-pJ/bit 14-GBaud/s Trimodal (NRZ/PAM-4/PAM-8) Half-Rate Bang-Bang Clock and Data Recovery (BBCDR) Circuit in 28-nm CMOS.

37. A Novel Convolution Computing Paradigm Based on NOR Flash Array With High Computing Speed and Energy Efficiency.

38. Global Stabilization of the Discrete-Time Integrators System by Bounded Controls.

39. Soft Error Detection and Correction Architecture for Asynchronous Bundled Data Designs.

40. An Efficient Massive MIMO Detector Based on Second-Order Richardson Iteration: From Algorithm to Flexible Architecture.

41. Efficient Shift-Add Implementation of FIR Filters Using Variable Partition Hybrid Form Structures.

42. A Soft-Charging-Based SC DC–DC Boost Converter With Conversion-Ratio-Insensitive High Efficiency for Energy Harvesting in Miniature Sensor Systems.

43. A Precision-Scalable Energy-Efficient Convolutional Neural Network Accelerator.

44. O⁴-DNN: A Hybrid DSP-LUT-Based Processing Unit With Operation Packing and Out-of-Order Execution for Efficient Realization of Convolutional Neural Networks on FPGA Devices.

45. IMAC: In-Memory Multi-Bit Multiplication and ACcumulation in 6T SRAM Array.

46. One-Sided Schmitt-Trigger-Based 9T SRAM Cell for Near-Threshold Operation.

47. A High-Throughput Hardware Architecture for AV1 Non-Directional Intra Modes.

48. Reducing Energy of Approximate Feature Extraction in Heterogeneous Architectures for Sensor Inference via Energy-Aware Genetic Programming.

49. In-Hardware Training Chip Based on CMOS Invertible Logic for Machine Learning.

50. A 2.12-V $V_{pp}~11.67$ -pJ/pulse Fully Integrated UWB Pulse Generator in 65-nm CMOS Technology.