Search

Showing total 1,060 results
1,060 results

Search Results

1. Low-Voltage Oxide-Based TFTs Self-Assembled on Paper Substrates With Tunable Threshold Voltage.

2. One-Volt Oxide Thin-Film Transistors on Paper Substrates Gated by \SiO2-Based Solid Electrolyte With Controllable Operation Modes.

3. Compact Models for MOS Transistors: Successes and Challenges.

4. Comprehensive Physics of Third Quadrant Characteristics for Accumulation- and Inversion-Channel 1.2-kV 4H-SiC MOSFETs.

5. Impact of Fin Width on Tri-Gate GaN MOSHEMTs.

6. Performance Comparison of s-Si, In0.53Ga0.47As, Monolayer BP- and WS2-Based n-MOSFETs for Future Technology Nodes—Part II: Circuit-Level Comparison.

7. Plasma Charge Accumulative Model in Quantitative FinFET Plasma Damage.

8. Impact of Semiconductor Permittivity Reduction on Electrical Characteristics of Nanoscale MOSFETs.

9. An Energy-Band Model for Dual-Gate-Voltage Sweeping in Hydrogenated Amorphous Silicon Thin-Film Transistors.

10. Reconfigurable Ferroelectric Transistor—Part I: Device Design and Operation.

11. Influence of Humidity on the Performance of Composite Polymer Electrolyte-Gated Field-Effect Transistors and Circuits.

12. High-Performance Organic Phototransistors With Vertical Structure Design.

13. Effects of Ultraviolet Light on the Dual-Sweep $I$ – $V$ Curve of a-InGaZnO4 Thin-Film Transistor.

14. 43- and 50-Mp High-Performance Interline CCD Image Sensors.

15. Complementary Integrated Circuits Based on n-Type and p-Type Oxide Semiconductors for Applications Beyond Flat-Panel Displays.

16. Static Random Access Memory Characteristics of Single-Gated Feedback Field-Effect Transistors.

17. Modeling Short-Channel Effects in Core–Shell Junctionless MOSFET.

18. Threshold Voltage Characteristics for Silicon Nanowire Field-Effect Transistor With a Double-Layer Gate Structure.

19. Hot-Electron Trapping and Hole-Induced Detrapping in GaN-Based GITs and HD-GITs.

20. Impact of Mixed Negative Bias Temperature Instability and Hot Carrier Stress on MOSFET Characteristics—Part II: Theory.

21. ASM GaN: Industry Standard Model for GaN RF and Power Devices—Part-II: Modeling of Charge Trapping.

22. High-Quality Reconfigurable Black Phosphorus p-n Junctions.

23. Self-Amplified Tunneling-Based SONOS Flash Memory Device With Improved Performance.

24. A 3-D Device-Level Investigation of a Lag-Free PPD Pixel With a Capacitive Deep Trench Isolation as Shared Vertical Transfer Gate.

25. Novel Nanofabricated Mo Field-Emitter Array for Low-Cost and Large-Area Application.

26. Complementary Black Phosphorus Nanoribbons Field-Effect Transistors and Circuits.

27. Modeling Short-Channel Effects in Asymmetric Junctionless MOSFETs With Underlap.

28. Junctionless FETs With a Fin Body for Multi- ${V}_{\text{TH}}$ and Dynamic Threshold Operation.

29. A High-Reliability Carry-Free Gate Driver for Flexible Displays Using a-IGZO TFTs.

30. Degradation Mechanisms of GaN HEMTs With p-Type Gate Under Forward Gate Bias Overstress.

31. An Analytical Investigation on the Charge Distribution and Gate Control in the Normally-Off GaN Double-Channel MOS-HEMT.

32. DC/AC/RF Characteristic Fluctuations Induced by Various Random Discrete Dopants of Gate-All-Around Silicon Nanowire n-MOSFETs.

33. Performance Enhancement by Optimization of Poly Grain Size and Channel Thickness in a Vertical Channel 3-D NAND Flash Memory.

34. Engineering Negative Differential Resistance in NCFETs for Analog Applications.

35. Impact of Randomly Distributed Dopants on $\Omega$ -Gate Junctionless Silicon Nanowire Transistors.

36. Part I: On the Unification of Physics of Quasi-Saturation in LDMOS Devices.

37. Experimental gm/{I}{D} Invariance Assessment for Asymmetric Double-Gate FDSOI MOSFET.

38. PBTI in GaN-HEMTs With p-Type Gate: Role of the Aluminum Content on \Delta V\mathrm {TH} and Underlying Degradation Mechanisms.

39. Transparent Ru–Si–O/In–Ga–Zn–O MESFETs on Flexible Polymer Substrates.

40. Modeling of Quantum Confinement and Capacitance in III–V Gate-All-Around 1-D Transistors.

41. Nanowire FET With Corner Spacer for High-Performance, Energy-Efficient Applications.

42. Transconductance Amplification by the Negative Capacitance in Ferroelectric-Gated P3HT Thin-Film Transistor.

43. 3-D Dual-Gate Photosensitive Thin-Film Transistor Architectures Based on Amorphous Silicon.

44. On the Time-Dependent Transport Mechanism Between Surface Traps and the 2DEG in AlGaN/GaN Devices.

45. Ultracompact ESD Protection With BIMOS-Merged Dual Back-to-Back SCR in Hybrid Bulk 28-nm FD-SOI Advanced CMOS Technology.

46. Investigation of Robustness Capability of −730 V P-Channel Vertical SiC Power MOSFET for Complementary Inverter Applications.

47. Performance and Reliability Codesign for Superjunction Drain Extended MOS Devices.

48. Low-Leakage ESD Power Clamp Design With Adjustable Triggering Voltage for Nanoscale Applications.

49. Wafer-Scale Statistical Analysis of Graphene FETs—Part I: Wafer-Scale Fabrication and Yield Analysis.

50. Enabling Energy-Efficient Nonvolatile Computing With Negative Capacitance FET.