Search

Your search keyword '"Benini, Luca"' showing total 167 results

Search Constraints

Start Over You searched for: Author "Benini, Luca" Remove constraint Author: "Benini, Luca" Topic computer science - hardware architecture Remove constraint Topic: computer science - hardware architecture
167 results on '"Benini, Luca"'

Search Results

1. Deeploy: Enabling Energy-Efficient Deployment of Small Language Models On Heterogeneous Microcontrollers

2. Toward Attention-based TinyML: A Heterogeneous Accelerated Architecture and Automated Deployment Flow

3. Design and Experimental Investigation of Trikarenos: A Fault-Tolerant 28nm RISC-V-based SoC

4. Spatzformer: An Efficient Reconfigurable Dual-Core RISC-V V Cluster for Mixed Scalar-Vector Workloads

5. Basilisk: An End-to-End Open-Source Linux-Capable RISC-V SoC in 130nm CMOS

6. Occamy: A 432-Core 28.1 DP-GFLOP/s/W 83% FPU Utilization Dual-Chiplet, Dual-HBM2E RISC-V-based Accelerator for Stencil and Sparse Linear Algebra Computations with 8-to-64-bit Floating-Point Support in 12nm FinFET

7. A Gigabit, DMA-enhanced Open-Source Ethernet Controller for Mixed-Criticality Systems

8. Optimizing Foundation Model Inference on a Many-tiny-core Open-source RISC-V Platform

9. xTern: Energy-Efficient Ternary Neural Network Inference on RISC-V-Based Edge Systems

10. SentryCore: A RISC-V Co-Processor System for Safe, Real-Time Control Applications

11. TeraPool-SDR: An 1.89TOPS 1024 RV-Cores 4MiB Shared-L1 Cluster for Next-Generation Open-Source Software-Defined Radios

12. Insights from Basilisk: Are Open-Source EDA Tools Ready for a Multi-Million-Gate, Linux-Booting RV64 SoC Design?

13. Basilisk: Achieving Competitive Performance with Open EDA Tools on an Open-Source Linux-Capable RISC-V SoC

14. SARIS: Accelerating Stencil Computations on Energy-Efficient RISC-V Compute Clusters with Indirect Stream Registers

15. Optimizing Offload Performance in Heterogeneous MPSoCs

16. Enabling Efficient Hybrid Systolic Computation in Shared L1-Memory Manycore Clusters

17. A Precision-Optimized Fixed-Point Near-Memory Digital Processing Unit for Analog In-Memory Computing

18. TOP: Towards Open & Predictable Heterogeneous SoCs

19. MX: Enhancing RISC-V's Vector ISA for Ultra-Low Overhead, Energy-Efficient Matrix Multiplication

20. A Heterogeneous RISC-V based SoC for Secure Nano-UAV Navigation

21. Siracusa: A 16 nm Heterogenous RISC-V SoC for Extended Reality with At-MRAM Neural Engine

22. Near-Memory Parallel Indexing and Coalescing: Enabling Highly Efficient Indirect Access for SpMV

23. AXI-REALM: A Lightweight and Modular Interconnect Extension for Traffic Regulation and Monitoring of Heterogeneous Real-Time SoCs

24. PELS: A Lightweight and Flexible Peripheral Event Linking System for Ultra-Low Power IoT Processors

25. Stella Nera: Achieving 161 TOp/s/W with Multiplier-free DNN Acceleration based on Approximate Matrix Multiplication

26. CV32RT: Enabling Fast Interrupt and Context Switching for RISC-V Microcontrollers

27. Ara2: Exploring Single- and Multi-Core Vector Processing with an Efficient RVV 1.0 Compliant Open-Source Processor

28. RapidChiplet: A Toolchain for Rapid Design Space Exploration of Chiplet Architectures

29. Trikarenos: A Fault-Tolerant RISC-V-based Microcontroller for CubeSats in 28nm

30. Spatz: Clustering Compact RISC-V-Based Vector Units to Maximize Computing Efficiency

31. Scalable Hierarchical Instruction Cache for Ultra-Low-Power Processors Clusters

32. PATRONoC: Parallel AXI Transport Reducing Overhead for Networks-on-Chip targeting Multi-Accelerator DNN Platforms at the Edge

33. Towards a RISC-V Open Platform for Next-generation Automotive ECUs

34. ITA: An Energy-Efficient Attention and Softmax Accelerator for Quantized Transformers

35. A 3 TOPS/W RISC-V Parallel Cluster for Inference of Fine-Grain Mixed-Precision Quantized Neural Networks

36. A Survey on Deep Learning Hardware Accelerators for Heterogeneous HPC Platforms

37. ControlPULP: A RISC-V On-Chip Parallel Power Controller for Many-Core HPC Processors with FPGA-Based Hardware-In-The-Loop Power and Thermal Emulation

38. ColibriUAV: An Ultra-Fast, Energy-Efficient Neuromorphic Edge Processing UAV-Platform with Event-Based and Frame-Based Cameras

39. FlooNoC: A Multi-Tbps Wide NoC for Heterogeneous AXI4 Traffic

40. Marsellus: A Heterogeneous RISC-V AI-IoT End-Node SoC with 2-to-8b DNN Acceleration and 30%-Boost Adaptive Body Biasing

41. Echoes: a 200 GOPS/W Frequency Domain SoC with FFT Processor and I2S DSP for Flexible Data Acquisition from Microphone Arrays

42. A Data-Driven Approach to Lightweight DVFS-Aware Counter-Based Power Modeling for Heterogeneous Platforms

43. A High-performance, Energy-efficient Modular DMA Engine Architecture

44. Sparse Stream Semantic Registers: A Lightweight ISA Extension Accelerating General Sparse Linear Algebra

45. Cheshire: A Lightweight, Linux-Capable RISC-V Host Platform for Domain-Specific Accelerator Plug-In

46. SALSA: Simulated Annealing based Loop-Ordering Scheduler for DNN Accelerators

47. DARKSIDE: A Heterogeneous RISC-V Compute Cluster for Extreme-Edge On-Chip DNN Inference and Training

48. MemPool: A Scalable Manycore Architecture with a Low-Latency Shared L1 Memory

49. Hybrid Modular Redundancy: Exploring Modular Redundancy Approaches in RISC-V Multi-Core Computing Clusters for Reliable Processing in Space

50. ColibriES: A Milliwatts RISC-V Based Embedded System Leveraging Neuromorphic and Neural Networks Hardware Accelerators for Low-Latency Closed-loop Control Applications

Catalog

Books, media, physical & digital resources