Search

Your search keyword '"Kaczer, Ben"' showing total 73 results

Search Constraints

Start Over You searched for: Author "Kaczer, Ben" Remove constraint Author: "Kaczer, Ben"
73 results on '"Kaczer, Ben"'

Search Results

1. Impact of Externally Induced Local Mechanical Stress on Electrical Performance of Decananometer MOSFETs.

2. Charge trapping in metal-ferroelectric-insulator-semiconductor structure with SrBi2Ta2O9/Al2O3/SiO2 stack.

3. A Sensitivity Map-Based Approach to Profile Defects in MIM Capacitors From ${I}$ – ${V}$ , ${C}$ – ${V}$ , and ${G}$ – ${V}$ Measurements.

4. Low leakage stoichiometric SrTiO3 dielectric for advanced metal-insulator-metal capacitors.

5. Implications of BTI-Induced Time-Dependent Statistics on Yield Estimation of Digital Circuits.

6. SiGe Channel Technology: Superior Reliability Toward Ultrathin EOT Devices—Part I: NBTI.

7. SiGe Channel Technology: Superior Reliability Toward Ultra-Thin EOT Devices—Part II: Time-Dependent Variability in Nanoscaled Devices and Other Reliability Issues.

8. The Paradigm Shift in Understanding the Bias Temperature Instability: From Reaction–Diffusion to Switching Oxide Traps.

9. Interface Trap Characterization of a 5.8-\\rm \AA EOT p-MOSFET Using High-Frequency On-Chip Ring Oscillator Charge Pumping Technique.

10. Evidence That Two Tightly Coupled Mechanisms Are Responsible for Negative Bias Temperature Instability in Oxynitride MOSFETs.

11. Reliability Comparison of Triple-Gate Versus Planar SOl FETs.

12. Consistent Model for Short-Channel nMOSFET After Hard Gate Oxide Breakdown.

13. Impact of MOSFET Gate Oxide Breakdown on Digital Circuit Operation and Reliability.

15. Modeling and Understanding the Compact Performance of h‐BN Dual‐Gated ReS2 Transistor.

16. Special Issue on Reliability.

18. Single- Versus Multi-Step Trap Assisted Tunneling Currents—Part II: The Role of Polarons.

19. A multi-energy level agnostic approach for defect generation during TDDB stress.

20. On the Modeling of Polycrystalline Ferroelectric Thin Films: Landau-Based Models Versus Monte Carlo-Based Models Versus Experiment.

21. LaSiO x - and Al 2 O 3 -Inserted Low-Temperature Gate-Stacks for Improved BTI Reliability in 3-D Sequential Integration.

22. Part II: Investigation of Subthreshold Swing in Line Tunnel FETs Using Bias Stress Measurements.

23. Channel Hot Carrier Degradation Mechanism in Long/Short Channel n-FinFETs.

24. Efficient Modeling of Charge Trapping at Cryogenic Temperatures—Part I: Theory.

25. Efficient Modeling of Charge Trapping at Cryogenic Temperatures—Part II: Experimental.

26. Statistical Model for MOSFET Bias Temperature Instability Component Due to Charge Trapping.

27. Theory of Breakdown Position Determination by Voltage-and Current-Ratio Methods.

28. A multi-energy level agnostic simulation approach to defect generation.

29. Analytical Percolation Model for Predicting Anomalous Charge Loss in Flash Memories.

30. Weibull slope and voltage acceleration of ultra-thin (1.1–1.45 nm EOT) oxynitrides

31. Investigation of the Impact of Hot-Carrier-Induced Interface State Generation on Carrier Mobility in nMOSFET.

32. Modeling of Repeated FET Hot-Carrier Stress and Anneal Cycles Using Si–H Bond Dissociation/Passivation Energy Distributions.

33. Effects of Back-Gate Bias on the Mobility and Reliability of Junction-Less FDSOI Transistors for 3-D Sequential Integration.

34. Electron energy dependence of defect generation in high-k gate stacks.

35. Investigating the correlation between interface and dielectric trap densities in aged p-MOSFETs using current-voltage, charge pumping, and 1/f noise characterization techniques.

36. Trigger-When-Charged: A Technique for Directly Measuring RTN and BTI-Induced Threshold Voltage Fluctuation Under Use- ${V}_{dd}$.

37. On the Apparent Non-Arrhenius Temperature Dependence of Charge Trapping in IIIV/High- ${k}$ MOS Stack.

38. Comphy v3.0—A compact-physics framework for modeling charge trapping related reliability phenomena in MOS devices.

39. NBTI-Generated Defects in Nanoscaled Devices: Fast Characterization Methodology and Modeling.

40. Key Issues and Solutions for Characterizing Hot Carrier Aging of Nanometer Scale nMOSFETs.

41. Reliable Time Exponents for Long Term Prediction of Negative Bias Temperature Instability by Extrapolation.

42. Insight Into Electron Traps and Their Energy Distribution Under Positive Bias Temperature Stress and Hot Carrier Aging.

43. An Investigation on Border Traps in III–V MOSFETs With an In0.53Ga0.47As Channel.

44. Comparison of NBTI aging on adder architectures and ring oscillators in the downscaling technology nodes.

45. Extraction of the Lateral Position of Border Traps in Nanoscale MOSFETs.

46. NBTI in Nanoscale MOSFETs—The Ultimate Modeling Benchmark.

47. Predictive Hot-Carrier Modeling of n-Channel MOSFETs.

48. Development of a Technique for Characterizing Bias Temperature Instability-Induced Device-to-Device Variation at SRAM-Relevant Conditions.

49. Interplay Between Statistical Variability and Reliability in Contemporary pMOSFETs: Measurements Versus Simulations.

50. Characterization of Negative-Bias Temperature Instability of Ge MOSFETs With GeO2/Al2O3 Stack.

Catalog

Books, media, physical & digital resources